133 research outputs found

    Copper Metal for Semiconductor Interconnects

    Get PDF
    Resistance-capacitance (RC) delay produced by the interconnects limits the speed of the integrated circuits from 0.25 mm technology node. Copper (Cu) had been used to replace aluminum (Al) as an interconnecting conductor in order to reduce the resistance. In this chapter, the deposition method of Cu films and the interconnect fabrication with Cu metallization are introduced. The resulting integration and reliability challenges are addressed as well

    Analysis of critical-length data from electromigration failure studies

    Get PDF
    An accurate estimation of the Blech length, the critical line length below which interconnect lines are immortal, is vital as it allows EDA tools to reduce their workload. In lines longer than the Blech length, either a void will inevitably nucleate and grow until the line fails, or the line will rupture. The majority of failure analyses reveal voiding as the failure mechanism however recent analysis suggest Blech length failures are characterised by simultaneous [6] voiding and rupture, and a non-zero steady-state drift velocity. This paper provides an alternative interpretation of results

    Diffusivity variation in electromigration failure

    Get PDF
    Electromigration driven void dynamics plays an important role in the reliability of copper interconnects; a proper understanding of which is made more difficult due to local variations in line microstructure. In simulations, the parameter incorporating these variations best is the effective atomic diffusivity Deff which is sensitive to grain size and orientation, interface layer thickness, etc. We examine a number of experimental results and conclude that, to explain observations using current theoretical models, Deff values must vary significantly along the interconnect, and that such variations are enough to yield encouraging simulations of resistance variations under bidirectional stress

    A survey of carbon nanotube interconnects for energy efficient integrated circuits

    Get PDF
    This article is a review of the state-of-art carbon nanotube interconnects for Silicon application with respect to the recent literature. Amongst all the research on carbon nanotube interconnects, those discussed here cover 1) challenges with current copper interconnects, 2) process & growth of carbon nanotube interconnects compatible with back-end-of-line integration, and 3) modeling and simulation for circuit-level benchmarking and performance prediction. The focus is on the evolution of carbon nanotube interconnects from the process, theoretical modeling, and experimental characterization to on-chip interconnect applications. We provide an overview of the current advancements on carbon nanotube interconnects and also regarding the prospects for designing energy efficient integrated circuits. Each selected category is presented in an accessible manner aiming to serve as a survey and informative cornerstone on carbon nanotube interconnects relevant to students and scientists belonging to a range of fields from physics, processing to circuit design
    corecore