51 research outputs found

    Review of LTCC technology for millimeter waves and photonics

    Get PDF
    VTT Technical Research Centre of Finland Ltd. has developed and utilized Low Temperature Co-fired Ceramic (LTCC) technology for about 25 years. This paper presents our activities related to photonics and millimetre-waves, including also a relevant literature survey. First a short summary of the technology is given. Especially, the unique features of LTCC technology are described in more details. In addition, several examples have been given to show the validity of LTCC technology in these high-performance fields

    Review of LTCC Technology for Millimeter Waves and Photonics

    Get PDF
    VTT Technical Research Centre of Finland Ltd. has developed and utilized Low Temperature Co-fired Ceramic (LTCC) technology for about 25 years. This paper presents our activities related to photonics and millimetre-waves, including also a relevant literature survey. First a short summary of the technology is given. Especially, the unique features of LTCC technology are described in more details. In addition, several examples have been given to show the validity of LTCC technology in these high-performance fields

    The Development of Novel Interconnection Technologies for 3D Packaging of Wire Bondless Silicon Carbide Power Modules

    Get PDF
    This dissertation advances the cause for the 3D packaging and integration of silicon carbide power modules. 3D wire bondless approaches adopted for enhancing the performance of silicon power modules were surveyed, and their merits were assessed to serve as a vision for the future of SiC power packaging. Current efforts pursuing 3D wire bondless SiC power modules were investigated, and the concept for a novel SiC power module was discussed. This highly-integrated SiC power module was assessed for feasibility, with a focus on achieving ultralow parasitic inductances in the critical switching loops. This will enable higher switching frequencies, leading to a reduction in the size of the passive devices in the system and resulting in systems with lower weight and volume. The proposed concept yielded an order-of-magnitude reduction in system parasitics, alongside the possibility of a compact system integration. The technological barriers to realizing these concepts were identified, and solutions for novel interconnection schemes were proposed and evaluated. A novel sintered silver preform was developed to facilitate flip-chip interconnections for a bare-die power device while operating in a high ambient temperature. The preform was demonstrated to have 3.75× more bonding strength than a conventional sintered silver bond and passed rigorous thermal shock tests. A chip-scale and flip-chip capable power device was also developed. The novel package combined the ease of assembly of a discrete device with a performance exceeding a wire bonded module. It occupied a 14× smaller footprint than a discrete device, and offered power loop inductances which were less than a third of a conventional wire bonded module. A detailed manufacturing process flow and qualification is included in this dissertation. These novel devices were implemented in various electrical systems—a discrete Schottky barrier diode package, a half-bridge module with external gate drive, and finally a half-bridge with integrated gate driver in-module. The results of these investigations have been reported and their benefits assessed. The wire bondless modules showed \u3c 5% overshoot under all test conditions. No observable detrimental effects due to dv/dt were observed for any of the modules even under aggressive voltage slew rates of 20-25 V/ns

    High Thermal Conductivity Ceramics and Their Composites for Thermal Management of Integrated Electronic Packaging

    Get PDF
    Recently, ceramic substrates have been of great interest for use in light emitting diode (LED) packaging materials because of their excellent heat transfer capability. The thermal conductivities of ceramic-based substrates are usually one or two orders of magnitude higher than those of conventional epoxy-based substrates. The demand for ceramic substrates with high mechanical strength and thermal conductivity is also growing due to their use in thin and high-power device packaging substrates. Examples are direct bonded copper or aluminum or direct plated copper substrates for insulated gate bipolar transistors; thin and robust ceramic packages for image sensor modules that are used in mobile smart phones; ceramic packages for miniaturized chip-type supercapacitors; and high-power LED packages. This chapter will cover the development and application of ceramics and ceramic composites with high thermal conductivity for the thermal management of integrated electronic packaging substrates such as high-power LED packaging, power device packaging, etc

    MICROELECTRONICS PACKAGING TECHNOLOGY ROADMAPS, ASSEMBLY RELIABILITY, AND PROGNOSTICS

    Get PDF
    This paper reviews the industry roadmaps on commercial-off-the shelf (COTS) microelectronics packaging technologies covering the current trends toward further reducing size and increasing functionality. Due tothe breadth of work being performed in this field, this paper presents only a number of key packaging technologies. The topics for each category were down-selected by reviewing reports of industry roadmaps including the International Technology Roadmap for Semiconductor (ITRS) and by surveying publications of the International Electronics Manufacturing Initiative (iNEMI) and the roadmap of association connecting electronics industry (IPC). The paper also summarizes the findings of numerous articles and websites that allotted to the emerging and trends in microelectronics packaging technologies. A brief discussion was presented on packaging hierarchy from die to package and to system levels. Key elements of reliability for packaging assemblies were presented followed by reliabilty definition from a probablistic failure perspective. An example was present for showing conventional reliability approach using Monte Carlo simulation results for a number of plastic ball grid array (PBGA). The simulation results were compared to experimental thermal cycle test data. Prognostic health monitoring (PHM) methods, a growing field for microelectronics packaging technologies, were briefly discussed. The artificial neural network (ANN), a data-driven PHM, was discussed in details. Finally, it presented inter- and extra-polations using ANN simulation for thermal cycle test data of PBGA and ceramic BGA (CBGA) assemblies

    Advances in panel glass packaging of mems and sensors for low stress and near hermetic reliability

    Get PDF
    MEMS based sensing is gaining widespread adoption in consumer electronics as well as the next generation Internet of Things (IoT) market. Such applications serve as primary drivers towards miniaturization for increased component density, multi-chip integration, lower cost and better reliability. Traditional approaches like System-on-Chip (SoC) and System on Board (SoB) are not ideal to address these challenges and there is a need to find solutions at package level, through heterogeneous package integration (HPI). However, existing MEMS packaging techniques like laminate/ceramic substrate packaging and silicon wafer level packaging face challenges like standardization, heterogeneous package integration and form factor miniaturization. Besides, application specific packages take up the largest fraction of the total manufacturing cost. Therefore, advanced packaging of MEMS sensors for HPI plays a critical role in the short and long run towards the SOP vision. This dissertation demonstrates a low stress, reliable, near-hermetic ultra-thin glass cavity MEMS packages as a solution that combines the advantages of LTCC/laminate substrates and silicon wafer level packaging while also addressing their limitations. These glass based cavity packages can be scaled down to 2x smaller form factors (<500μm) and are fabricated out of large panel fabrication processes thereby addressing the cost and form factor requirements of MEMS packaging. Flexible cavity design, advances in through-glass via technologies and dimensional stability of thin glass also enable die stacking and 3D assembly for sensor-processor integration towards sensor fusion. The following building block technologies were explored: (a) reliable cavity formation in thin glass panels (b) low stress glass-glass bonding, and (c) high throughput, fully filled through-package-via metallization in glass. Three main technical challenges were overcome to realize the objectives: (a) glass cracking, side wall taper, side wall roughness and defects, (b) interfacial voids at glass-polymer-glass interface and (c) electrical opens and high frequency performance of copper paste filled through-package-vias in glass.M.S

    Integrated 3D glass modules with high-Q inductors and thermal dissipation for RF front-end applications

    Get PDF
    The objectives of this research are to model, design, fabricate and validate high quality factor (Q > 100 at 2.4 GHz for 3-10 nH/mm2) inductors and innovative thermal structures with copper through-package vias to maintain low junction temperatures of < 85 oC in power amplifiers, and demonstrate ultra-thin fully-integrated dual-band (2.4 GHz/ 5GHz) WLAN modules with passive-active integration on ultra-thin glass substrates with double-side RF circuits and copper through-package vias (TPVs). Today’s RF subsystems are 2D single or multichip packages made of either organic laminates or LTCC (low temperature co-fired ceramic) substrates. The need for form-factor reduction in RF subsystems in both z and x-y direction has led to the evolution of embedded die-package architectures in thin laminates with dies facing up or down. This also reduces insertion loss and improves signal integrity by minimizing electromagnetic interference (EMI), package parasitics and routing issues. For further improvement in performance and miniaturization, glass is proposed as an ideal substrate for RF module integration. However, major design and fabrication challenges need to be addressed to achieve ultra-thin high Q RF components and also enable IC cooling to eliminate hotspots on glass substrates, which forms the key focus of this thesis.Ph.D

    Advances in electronic packaging technologies by ultra-small microvias, super-fine interconnections and low loss polymer dielectrics

    Get PDF
    The fundamental motivation for this dissertation is to address the widening interconnect gap between integrated circuit (IC) demands and package substrates specifically for high frequency digital-RF systems applications. Moore's law for CMOS ICs predicts that transistor density on ICs will double approximately every 18 months. The current state-of-the-art in IC package substrates is at 20µm lines/spaces and 50-60µm microvia diameter using epoxy dielectrics with loss tangent above 0.01. The research targets are to overcome the barriers of current technologies and demonstrate a set of advanced materials and process technologies capable of 5-10µm lines and spaces, and 10-30µm diameter microvias in a multilayer 3-D wiring substrate using 10-25µm thin film dielectrics with loss tangent in the <0.005. The research elements are organized as follows with a clear focus on understanding and characterization of fundamental materials structure-processing-property relationships and interfaces to achieve the next generation targets. (a) Low CTE Core Substrate, (b) Low Loss Dielectrics with 25µm and smaller microvias, (c) Sub-10µm Width Cu Conductors, and (d) Integration of the various dielectric and conductor processes.Ph.D.Committee Chair: Tummala, Rao; Committee Member: Iyer, Mahadevan; Committee Member: Saxena, Ashok; Committee Member: Swaminathan, Madhavan; Committee Member: Wong, Chingpin

    Integrated sensors for process monitoring and health monitoring in microsystems

    Get PDF
    This thesis presents the development of integrated sensors for health monitoring in Microsystems, which is an emerging method for early diagnostics of status or “health” of electronic systems and devices under operation based on embedded tests. Thin film meander temperature sensors have been designed with a minimum footprint of 240 m × 250 m. A microsensor array has been used successfully for accurate temperature monitoring of laser assisted polymer bonding for MEMS packaging. Using a frame-shaped beam, the temperature at centre of bottom substrate was obtained to be ~50 ºC lower than that obtained using a top-hat beam. This is highly beneficial for packaging of temperature sensitive MEMS devices. Polymer based surface acoustic wave humidity sensors were designed and successfully fabricated on 128° cut lithium niobate substrates. Based on reflection signals, a sensitivity of 0.26 dB/RH% was achieved between 8.6 %RH and 90.6 %RH. Fabricated piezoresistive pressure sensors have also been hybrid integrated and electrically contacted using a wire bonding method. Integrated sensors based on both LiNbO3 and ZnO/Si substrates are proposed. Integrated sensors were successfully fabricated on a LiNbO3 substrate with a footprint of 13 mm × 12 mm, having multi monitoring functions for simultaneous temperature, measurement of humidity and pressure in the health monitoring applications

    Automatic Tuning of Silicon Photonics Millimeter-Wave Transceivers Building Blocks

    Get PDF
    Today, continuously growing wireless traffic have guided the progress in the wireless communication systems. Now, evolution towards next generation (5G) wireless communication systems are actively researched to accommodate expanding future data traffic. As one of the most promising candidates, integrating photonic devices in to the existing wireless system is considered to improve the performance of the systems. Emerging silicon photonic integrated circuits lead this integration more practically, and open new possibilities to the future communication systems. In this dissertation, the development of the electrical wireless communication systems are briefly explained. Also, development of the microwave photonics and silicon photonics are described to understand the possibility of the hybrid SiP integrated wireless communication systems. A limitation of the current electrical wireless systems are addressed, and hybrid integrated mm-wave silicon photonic receiver, and silicon photonic beamforming transmitter are proposed and analyzed in system level. In the proposed mm-wave silicon photonic receiver has 4th order pole-zero silicon photonic filter in the system. Photonic devices are vulnerable to the process and temperature variations. It requires manual calibration, which is expensive, time consuming, and prone to human errors. Therefore, precise automatic calibration solution with modified silicon photonic filter structure is proposed and demonstrated. This dissertation demonstrates fully automatic tuning of silicon photonic all-pass filter (APF)-based pole/zero filters using a monitor-based tuning method that calibrates the initial response by controlling each pole and zero individually via micro-heaters. The proposed tuning approach calibrates severely degraded initial responses to the designed elliptic filter shapes and allows for automatic bandwidth and center frequency reconfiguration of these filters. This algorithm is demonstrated on 2nd- and 4th-order filters fabricated in a standard silicon photonics foundry process. After the initial calibration, only 300ms is required to reconfigure a filter to a different center frequency. Thermal crosstalk between the micro-heaters is investigated, with substrate thinning demonstrated to suppress this effect and reduce filter calibration to less than half of the original thick substrate times. This fully automatic tuning approach opens the possibility of employing silicon photonic filters in real communication systems. Also, in the proposed beamforming transmitter, true-time delay ring resonator based 1x4 beamforming network is imbedded. A proposed monitor-based tuning method compensates fabrication variations and thermal crosstalk by controlling micro-heaters individually using electrical monitors. The proposed tuning approach successfully demonstrated calibration of OBFN from severely degraded initial responses to well-defined group delay response required for the targeted radiating angle with a range of 60◦ (-30◦ to 30◦ ) in a linear beamforming antenna array. This algorithm is demonstrated on OBFN fabricated in a standard silicon photonics foundry process. The calibrated OBFN operates at 30GHz and provide 2GHz bandwidth. This fully automatic tuning approach opens the possibility of employing silicon OBFN in real wideband mm-wave wireless communication systems by providing robust operating solutions. All the proposed photonic circuits are implemented using the standard silicon photonic technologies, and resulted in several publications in IEEE/OSA Journals and Conferences
    corecore