2,833 research outputs found

    The Future of High Frequency Circuit Design

    Get PDF
    The cut-off wavelengths of integrated silicon transistors have exceeded the die sizes of the chips being fabricated with them. Combined with the ability to integrate billions of transistors on the same die, this size-wavelength cross-over has produced a unique opportunity for a completely new class of holistic circuit design combining electromagnetics, device physics, circuits, and communication system theory in one place. In this paper, we discuss some of these opportunities and their associated challenges in greater detail and provide a few of examples of how they can be used in practice

    A Scalable 6-to-18 GHz Concurrent Dual-Band Quad-Beam Phased-Array Receiver in CMOS

    Get PDF
    This paper reports a 6-to-18 GHz integrated phased- array receiver implemented in 130-nm CMOS. The receiver is easily scalable to build a very large-scale phased-array system. It concurrently forms four independent beams at two different frequencies from 6 to 18 GHz. The nominal conversion gain of the receiver ranges from 16 to 24 dB over the entire band while the worst-case cross-band and cross-polarization rejections are achieved 48 dB and 63 dB, respectively. Phase shifting is performed in the LO path by a digital phase rotator with the worst-case RMS phase error and amplitude variation of 0.5° and 0.4 dB, respectively, over the entire band. A four-element phased-array receiver system is implemented based on four receiver chips. The measured array patterns agree well with the theoretical ones with a peak-to-null ratio of over 21.5 dB

    A low noise and power consumption, high-gain LNA in 130 nm SiGe BiCMOS using transmission lines

    Get PDF
    Abstract: A two-stage low-noise amplifier (LNA), designed using GlobalFoundries’ 130 nm SiGe BiCMOS process technology for 56 – 64 GHz applications is presented in this paper. The LNA consists of two cascode stages, with inductive degeneration using short stub transmission lines with a quarter wavelength. The input matching and output matching adopt T-section matching to ensure optimal noise and input matching, while realizing high gain over the desired frequency using the interstage and output matching. The designed LNA uses 7.6 mW of dc power from a 1.5 V supply, while achieving 22.99 dB gain and a noise figure of 4.43 dB at 60 GHz. It is unconditionally stable and has a 3 dB bandwidth of 3.9 dB across the V-band

    Ambient RF energy harvesting and efficient DC-load inductive power transfer

    Get PDF
    This thesis analyses in detail the technology required for wireless power transfer via radio frequency (RF) ambient energy harvesting and an inductive power transfer system (IPT). Radio frequency harvesting circuits have been demonstrated for more than fifty years, but only a few have been able to harvest energy from freely available ambient (i.e. non-dedicated) RF sources. To explore the potential for ambient RF energy harvesting, a city-wide RF spectral survey was undertaken in London. Using the results from this survey, various harvesters were designed to cover four frequency bands from the largest RF contributors within the ultra-high frequency (0.3 to 3 GHz) part of the frequency spectrum. Prototypes were designed, fabricated and tested for each band and proved that approximately half of the London Underground stations were found to be suitable locations for harvesting ambient RF energy using the prototypes. Inductive Power Transfer systems for transmitting tens to hundreds of watts have been reported for almost a decade. Most of the work has concentrated on the optimization of the link efficiency and have not taken into account the efficiency of the driver and rectifier. Class-E amplifiers and rectifiers have been identified as ideal drivers for IPT applications, but their power handling capability at tens of MHz has been a crucial limiting factor, since the load and inductor characteristics are set by the requirements of the resonant inductive system. The frequency limitation of the driver restricts the unloaded Q-factor of the coils and thus the link efficiency. The system presented in this work alleviates the use of heavy and expensive field-shaping techniques by presenting an efficient IPT system capable of transmitting energy with high dc-to-load efficiencies at 6 MHz across a distance of 30 cm.Open Acces

    Power and area efficient reconfigurable delta sigma ADCs

    Get PDF

    Digital Predistorion of 5G Millimeter-Wave Active Phased Arrays using Artificial Neural Networks

    Get PDF

    Vidutinių dažnių 5G belaidžių tinklų galios stiprintuvų tyrimas

    Get PDF
    This dissertation addresses the problems of ensuring efficient radio fre-quency transmission for 5G wireless networks. Taking into account, that the next generation 5G wireless network structure will be heterogeneous, the device density and their mobility will increase and massive MIMO connectivity capability will be widespread, the main investigated problem is formulated – increasing the efficiency of portable mid-band 5G wireless network CMOS power amplifier with impedance matching networks. The dissertation consists of four parts including the introduction, 3 chapters, conclusions, references and 3 annexes. The investigated problem, importance and purpose of the thesis, the ob-ject of the research methodology, as well as the scientific novelty are de-fined in the introduction. Practical significance of the obtained results, defended state-ments and the structure of the dissertation are also included. The first chapter presents an extensive literature analysis. Latest ad-vances in the structure of the modern wireless network and the importance of the power amplifier in the radio frequency transmission chain are de-scribed in detail. The latter is followed by different power amplifier archi-tectures, parameters and their improvement techniques. Reported imped-ance matching network design methods are also discussed. Chapter 1 is concluded distinguishing the possible research vectors and defining the problems raised in this dissertation. The second chapter is focused around improving the accuracy of de-signing lumped impedance matching network. The proposed methodology of estimating lumped inductor and capacitor parasitic parameters is dis-cussed in detail provi-ding complete mathematical expressions, including a summary and conclusions. The third chapter presents simulation results for the designed radio fre-quency power amplifiers. Two variations of Doherty power amplifier archi-tectures are presented in the second part, covering the full step-by-step de-sign and simulation process. The latter chapter is concluded by comparing simulation and measurement results for all designed radio frequency power amplifiers. General conclusions are followed by an extensive list of references and a list of 5 publications by the author on the topic of the dissertation. 5 papers, focusing on the subject of the discussed dissertation, have been published: three papers are included in the Clarivate Analytics Web of Sci-ence database with a citation index, one paper is included in Clarivate Ana-lytics Web of Science database Conference Proceedings, and one paper has been published in unreferred international conference preceedings. The au-thor has also made 9 presentations at 9 scientific conferences at a national and international level.Dissertatio

    Cognitive and Autonomous Software-Defined Open Optical Networks

    Get PDF
    L'abstract è presente nell'allegato / the abstract is in the attachmen

    Ultra Small Antenna and Low Power Receiver for Smart Dust Wireless Sensor Networks

    Get PDF
    Wireless Sensor Networks have the potential for profound impact on our daily lives. Smart Dust Wireless Sensor Networks (SDWSNs) are emerging members of the Wireless Sensor Network family with strict requirements on communication node sizes (1 cubic centimeter) and power consumption (< 2mW during short on-states). In addition, the large number of communication nodes needed in SDWSN require highly integrated solutions. This dissertation develops new design techniques for low-volume antennas and low-power receivers for SDWSN applications. In addition, it devises an antenna and low noise amplifier co-design methodology to increase the level of design integration, reduce receiver noise, and reduce the development cycle. This dissertation first establishes stringent principles for designing SDWSN electrically small antennas (ESAs). Based on these principles, a new ESA, the F-Inverted Compact Antenna (FICA), is designed at 916MHz. This FICA has a significant advantage in that it uses a small-size ground plane. The volume of this FICA (including the ground plane) is only 7% of other state-of-the-art ESAs, while its efficiency (48.53%) and gain (-1.38dBi) are comparable to antennas of much larger dimensions. A physics-based circuit model is developed for this FICA to assist system level design at the earliest stage, including optimization of the antenna performance. An antenna and low noise amplifier (LNA) co-design method is proposed and proven to be valid to design low power LNAs with the very low noise figure of only 1.5dB. To reduce receiver power consumption, this dissertation proposes a novel LNA active device and an input/ouput passive matching network optimization method. With this method, a power efficient high voltage gain cascode LNA was designed in a 0.13um CMOS process with only low quality factor inductors. This LNA has a 3.6dB noise figure, voltage gain of 24dB, input third intercept point (IIP3) of 3dBm, and power consumption of 1.5mW at 1.0V supply voltage. Its figure of merit, using the typical definition, is twice that of the best in the literature. A full low power receiver is developed with a sensitivity of -58dBm, chip area of 1.1mm2, and power consumption of 2.85mW
    corecore