42 research outputs found
Charge Pumps for Implantable Microstimulators in Low and High-Voltage Technologies
RÉSUMÉ L'objectif principal de cette thèse est de concevoir et mettre en œuvre une pompe de charge qui peut produire suffisamment de tension afin de l’implémenter à un système de prothèse visuelle, conçue par le laboratoire PolyStim neurotechnologies. Il a été constaté que l'une des parties les plus consommatrices d'énergie de l'ensemble du système de prothèse visuelle est la pompe de charge. En raison de la nature variable du tissu nerveux et de l'interface d’électrode, la tension nécessaire par stimuler le tissu nerveux est très élevé et consomme extrêmement d’énergie. En outre, afin de fournir du courant biphasique aux électrodes il faut produire des tensions positives et négatives. La génération de tension négative est très difficile, surtout dans les technologies à faible tension compte tenu des limites de la technologie. Le premier objectif du projet est de générer la haute tension nécessaire qui va consommer une faible puissance statique. La technologie de haute tension a été utilisée dans le but d’atteindre cet objectif. Le deuxième objectif est de générer la tension requise dans la technologie de basse tension et ainsi surmonter les limites de la technologie. Dans les deux cas, une attention particulière a été portée afin que personne ne latch-up apparaît pour le cycle négatif. L'architecture de la conception proposée a été présentée dans cette thèse. La pompe de charge a été conçu et mis en oeuvre à la fois dans la technologie CMOS 0,8 μm offert par TELEDYNE DALSA et technologie 0,13 μm CMOS offert par IBM. En raison de la tension requise, 0,8 μm technologie a été utilisée pour atteindre la sortie et conçu pour minimiser la consommation de puissance statique. La même architecture a été mise en oeuvre en technologie 0,13 μm pour enquêter sur la tension de sortie obtenue avec une faible consommation électrique. Les deux puces ont été testées en laboratoire PolyStim. Les résultats testés ont montré une variation moyenne très faible de déviation inférieure à 5% par rapport au résultat de simulation. Pour la conception en 0,8 µm, nous avons été en mesure d'obtenir plus de 25 V avec une consommation électrique très faible d’énergie statique de 3,846 mW et une charge d'entraînement maximum de 2 mA avec un maximum d'efficacité de 84,2%. Pour le même processus en 0,13 µm, les resultats ont été plus que 20V, 0,913 mW, 500 µA, et 85,2% respectivement.----------ABSTRACT The main objective of the thesis is to design and implement a charge pump that can produce enough voltage required to be implemented to the visual prosthesis system, designed by the PolyStim Neurotechnologies laboratory. It has been found that one of the most power consuming parts of the whole visual prosthesis system is the charge pump. Due to the variable nature of the nerve tissue and electrode interface, the required voltage of stimulating the nerve tissue is very high and thus extremely power consuming. Also, in order to provide biphasic current to the electrodes, there is a requirement of generating both positive and negative voltages. Generating negative voltage is very hard especially in low voltage technologies considering the technology limitations. The first objective of the project is to generate required high voltage that will consume low static power. High voltage technology has been used to achieve the goal. The second objective is to generate the required voltage in low voltage technology overcoming the technology limitations. In both cases, special care has been taken so that no latch-up occurs for the negative cycle. Architecture of the proposed design has been presented in this thesis. The charge pump has been designed and implemented in both 0.8 µm CMOS technology offered by TELEDYNE DALSA and 0.13 µm CMOS technology offered by IBM. Because of the required voltage, 0.8 µm technology has been used to achieve the output and designed to minimize the static power consumption. The same architecture has been implemented in 0.13 µm technology to investigate the achievable output voltage with low power consumption. Both the chips have been tested in polyStim laboratory. The tested results have shown very low variation of less than 5% average deflection from the simulation output. For the design in 0.8 µm, we have been able to get more than 25 V output with very low static power consumption of 3.846 mW and maximum drive load of 2 mA with maximum efficiency of 84.2%. For the same design in 0.13 µm, the outputs were more than 20V, 0.913 mW, 500 µA, and 85.2% respectively
Microprocessor-controlled inverter-fed synchronous motor
Imperial Users onl
Exploiting robustness in asynchronous circuits to design fine-tunable systems
PhD ThesisRobustness property in a circuit defines its tolerance to the effects of process, voltage and
temperature variations. The mode signaling and event communication between computing
units in a asynchronous circuits makes them inherently robust. The level of robustness
depends on the type of delay assumptions used in the design and specification process.
In this thesis, two approaches to exploiting robustness in asynchronous circuits to design
self-adapting and fine-tunable systems are investigated. In the first investigation, a Digitally
Controllable Oscillator (DCO) and a computing unit are integrated such that the operating
conditions of the computing unit modulated the operation of the DCO. In this investigation,
the computing unit which is a self-timed counter interacts with the DCO in a four-phase
handshake protocol. This mode of interaction ensures a DCO and computing unit system
that can fine-tune its operation to adapt to the effects of variations. In this investigation, it
is shown that such a system will operate correctly in wide range of voltage supply. In the
second investigation, a Digital Pulse-Width Modulator (DPWM) with coarse and fine-tune
controls is designed using two Kessels counters. The coarse control of the DPWM tuned the
pulse ratio and pulse frequency while the fine-tune control exploited the robustness property
of asynchronous circuits in an addition-based delay system to add or subtract delay(s) to
the pulse width while maintaining a constant pulse frequency. The DPWM realized gave
constant duty ratio regardless of the operating voltage. This type of DPWM has practical
application in a DC-DC converter circuit to tune the output voltage of the converter in high
resolution. The Kessels counter is a loadable self-timed modulo−n counter, which is realized
by decomposition using Horner’s method, specified and verified using formal asynchronous
design techniques. The decomposition method used introduced parallelism in the system by
dividing the counter into a systolic array of cells, with each cell further decomposed into
two parts that have distinct defined operations. Specification of the decomposed counter cell
parts operation was in three stages. The first stage employed high-level specification using
Labelled Petri nets (LPN). In this form, functional correctness of the decomposed counter is
modelled and verified. In the second stage, a cell part is specified by combing all possible
operations for that cell part in high-level form. With this approach, a combination of inputs
from a defined control block activated the correct operation for a cell part. In the final stage,
the LPNs were converted to Signal Transition Graphs, from which the logic circuits of the
cells were synthesized using the WorkCraft Tool. In this thesis, the Kessels counter was
implemented and fabricated in 350 nm CMOS Technology.Niger Delta Development Commission (NDD
NASA patent abstracts bibliography: A continuing bibliography. Section 1: Abstracts (supplement 13)
This bibliography is issued in two sections: Section 1 - Abstracts, and Section 2 - Indexes. This issue of the Abstract Section cites 161 patents and applications for patent introduced into the NASA scientific and technical information system during the period January 1978 through June 1978. Each entry consists of a citation, an abstract, and in most cases, a key illustration selected from the patent or application for patent
Ranger tv subsystem /block iii/. volume 3- tv subsystem design final report, jul. 1961 - jul. 1965
Ranger television subsystem desig
Energy efficient enabling technologies for semantic video processing on mobile devices
Semantic object-based processing will play an increasingly important role in future multimedia systems due to the ubiquity of digital multimedia capture/playback technologies and increasing storage capacity. Although the object based paradigm has many undeniable benefits, numerous technical challenges remain before the applications becomes pervasive, particularly on computational constrained mobile devices. A fundamental issue is the ill-posed problem of semantic object segmentation. Furthermore, on battery powered mobile computing devices, the additional algorithmic complexity of semantic object based processing compared to conventional video processing is highly undesirable both from a real-time operation and battery life perspective. This
thesis attempts to tackle these issues by firstly constraining the solution space and focusing on the
human face as a primary semantic concept of use to users of mobile devices. A novel face detection algorithm is proposed, which from the outset was designed to be amenable to be offloaded from the host microprocessor to dedicated hardware, thereby providing real-time performance and
reducing power consumption. The algorithm uses an Artificial Neural Network (ANN), whose topology and weights are evolved via a genetic algorithm (GA). The computational burden of the ANN evaluation is offloaded to a dedicated hardware accelerator, which is capable of processing
any evolved network topology. Efficient arithmetic circuitry, which leverages modified Booth recoding, column compressors and carry save adders, is adopted throughout the design. To tackle the increased computational costs associated with object tracking or object based shape encoding, a novel energy efficient binary motion estimation architecture is proposed. Energy is reduced in the proposed motion estimation architecture by minimising the redundant operations inherent in the binary data. Both architectures are shown to compare favourable with the relevant prior art
Low-power CMOS circuit design for fast infrared imagers
La present tesi de màster detalla novedoses tècniques circuitals per al disseny de circuits integrats digitals CMOS de lectura compactes, de baixa potència i completament programables, destinats a aplicacions d'IR d'alta velocitat operant a temperatura ambient. En aquest sentit, el treball recull i amplia notablement la recerca iniciada en el Projecte Final de Carrera "Tècniques de disseny CMOS per a sistemes de visió híbrids de pla focal modular" obtenint-se resultats específics en tres diferents àrees: Recerca de l'arquitectura òptima d'FPA, des del punt de vista funcional i de construcció física. Disseny d'un conjunt complet de blocs bàsics d'autopolarització, compensació de la capacitat d'entrada i del corrent d'obscuritat, conversió A/D i interfície d'E/S exclusivament digital, amb compensació de l'FPN. Aplicació industrial real: Integraciió de tres versions diferents de píxel per sensors PbSe d'IR i fabricació de mòduls ROIC monolítics i híbrids en tecnologia CMOS estàndard 0.35&·956;m 2-PoliSi4-metall. Caracterització elèctrica i òptica-preliminar de les llibreries de disseny
Investigation of high bandwith biodevices for transcutaneous wireless telemetry
PhD ThesisBIODEVICE implants for telemetry are increasingly applied today in various areas
applications. There are many examples such as; telemedicine, biotelemetry, health care,
treatments for chronic diseases, epilepsy and blindness, all of which are using a wireless
infrastructure environment. They use microelectronics technology for diagnostics or monitoring
signals such as Electroencephalography or Electromyography. Conceptually the biodevices are
defined as one of these technologies combined with transcutaneous wireless implant telemetry
(TWIT). A wireless inductive coupling link is a common way for transferring the RF power and
data, to communicate between a reader and a battery-less implant. Demand for higher data rate
for the acquisition data returned from the body is increasing, and requires an efficient modulator
to achieve high transfer rate and low power consumption. In such applications, Quadrature Phase
Shift Keying (QPSK) modulation has advantages over other schemes, and double the symbol rate
with respect to Binary Phase Shift Keying (BPSK) over the same spectrum band. In contrast to
analogue modulators for generating QPSK signals, where the circuit complexity and power
dissipation are unsuitable for medical purposes, a digital approach has advantages. Eventually a
simple design can be achieved by mixing the hardware and software to minimize size and power
consumption for implantable telemetry applications. This work proposes a new approach to
digital modulator techniques, applied to transcutaneous implantable telemetry applications;
inherently increasing the data rate and simplifying the hardware design. A novel design for a
QPSK VHDL modulator to convey a high data rate is demonstrated. Essentially, CPLD/FPGA
technology is used to generate hardware from VHDL code, and implement the device which
performs the modulation. This improves the data transmission rate between the reader and
biodevice. This type of modulator provides digital synthesis and the flexibility to reconfigure and
upgrade with the two most often languages used being VHDL and Verilog (IEEE Standard)
being used as hardware structure description languages. The second objective of this thesis is to
improve the wireless coupling power (WCP). An efficient power amplifier was developed and a
new algorithm developed for auto-power control design at the reader unit, which monitors the
implant device and keeps the device working within the safety regulation power limits (SAR). The proposed system design has also been modeled and simulated with MATLAB/Simulink to
validate the modulator and examine the performance of the proposed modulator in relation to its
specifications.Higher Education Ministry in Liby