20,634 research outputs found

    Mixed-signal CNN array chips for image processing

    Get PDF
    Due to their local connectivity and wide functional capabilities, cellular nonlinear networks (CNN) are excellent candidates for the implementation of image processing algorithms using VLSI analog parallel arrays. However, the design of general purpose, programmable CNN chips with dimensions required for practical applications raises many challenging problems to analog designers. This is basically due to the fact that large silicon area means large development cost, large spatial deviations of design parameters and low production yield. CNN designers must face different issues to keep reasonable enough accuracy level and production yield together with reasonably low development cost in their design of large CNN chips. This paper outlines some of these major issues and their solutions

    Yield improvement of VLSI layout using local design rules

    Get PDF

    Frequency domain laser velocimeter signal processor: A new signal processing scheme

    Get PDF
    A new scheme for processing signals from laser velocimeter systems is described. The technique utilizes the capabilities of advanced digital electronics to yield a smart instrument that is able to configure itself, based on the characteristics of the input signals, for optimum measurement accuracy. The signal processor is composed of a high-speed 2-bit transient recorder for signal capture and a combination of adaptive digital filters with energy and/or zero crossing detection signal processing. The system is designed to accept signals with frequencies up to 100 MHz with standard deviations up to 20 percent of the average signal frequency. Results from comparative simulation studies indicate measurement accuracies 2.5 times better than with a high-speed burst counter, from signals with as few as 150 photons per burst

    Fast synchronization 3R burst-mode receivers for passive optical networks

    Get PDF
    This paper gives a tutorial overview on high speed burst-mode receiver (BM-RX) requirements, specific for time division multiplexing passive optical networks, and design issues of such BM-RXs as well as their advanced design techniques. It focuses on how to design BM-RXs with short burst overhead for fast synchronization. We present design principles and circuit architectures of various types of burst-mode transimpedance amplifiers, burst-mode limiting amplifiers and burst-mode clock and data recovery circuits. The recent development of 10 Gb/s BM-RXs is highlighted also including dual-rate operation for coexistence with deployed PONs and on-chip auto reset generation to eliminate external timing-critical control signals provided by a PON medium access control. Finally sub-system integration and state-of-the-art system performance for 10 Gb/s PONs are reviewed

    SIRU development. Volume 1: System development

    Get PDF
    A complete description of the development and initial evaluation of the Strapdown Inertial Reference Unit (SIRU) system is reported. System development documents the system mechanization with the analytic formulation for fault detection and isolation processing structure; the hardware redundancy design and the individual modularity features; the computational structure and facilities; and the initial subsystem evaluation results

    NASA Tech Briefs Index, 1977, volume 2, numbers 1-4

    Get PDF
    Announcements of new technology derived from the research and development activities of NASA are presented. Abstracts, and indexes for subject, personal author, originating center, and Tech Brief number are presented for 1977

    Design, fabrication, assembly and delivery of a laboratory prototype of a residual gas analyzer

    Get PDF
    The design, development, and testing of a wide mass range residual gas analyzer which will be one component of an integrated real time contamination monitor system are described. The instrument has been developed and tested to the laboratory prototype phase, demonstrating the performance that can be expected from a flight instrument of similar design. The instrument's analyzer is of the quadrupole type and a cold cathode ion source is employed as the ionizer. The associated electronics supply all necessary operating and mass sweep voltages for the ionizer, analyzer and electron multiplier ion detector. The instrument features a very fast linear electrometer with automatic range changing. The full mass range of 2 to 300 amu is automatically and repetitively scanned every sixty seconds and suitable telemetry outputs are provided for intensity and mass identification as well as a digital identification of the electrometer range

    A depolarization and attenuation experiment using the CTS satellite. Volume 1: Experiment description

    Get PDF
    An experiment for measuring precipitation attenuation and depolarization on the Communications Technology Satellite (CTS) 11.7 GHz downlink is described. Attenuation and depolarization of the signal received from the spacecraft is monitored on a 24 hour basis. Data is correlated with ground weather conditions. Theoretical models for millimeter wave propagation through rain are refined for maximum agreement with observed data. Techniques are developed for predicting and mimimizing the effects of rain scatter and depolarization on future satellite communication systems

    Exploiting Adaptive Techniques to Improve Processor Energy Efficiency

    Get PDF
    Rapid device-miniaturization keeps on inducing challenges in building energy efficient microprocessors. As the size of the transistors continuously decreasing, more uncertainties emerge in their operations. On the other hand, integrating more and more transistors on a single chip accentuates the need to lower its supply-voltage. This dissertation investigates one of the primary device uncertainties - timing error, in microprocessor performance bottleneck in NTC era. Then it proposes various innovative techniques to exploit these opportunities to maintain processor energy efficiency, in the context of emerging challenges. Evaluated with the cross-layer methodology, the proposed approaches achieve substantial improvements in processor energy efficiency, compared to other start-of-art techniques
    corecore