14 research outputs found

    Estimating labour market discrimination with selectivity corrected wage equations Methodological considerations and an illustration from Israel

    No full text
    SIGLEAvailable from British Library Document Supply Centre-DSC:3597.9512(1915) / BLDSC - British Library Document Supply CentreGBUnited Kingdo

    Low Power and Area Efficient Semi-Digital PLL Architecture for High Brandwidth Applications

    Get PDF
    The main scope of this thesis is to implement a new architecture of a high bandwidth phase-locked loop (PLL) with a large operating frequency range from 100~MHz to 1~GHz in a 150~nmnm CMOS process. As PLL is the time-discrete system, the new architecture is mathematically modelled in the z-domain. The charge pump provides a proportionally damped signal, which is unlikely as a resistive or capacitive damping used in the conventional charge pump. The new damping results in a less update jitter and less peaking to achieve the lock frequency and fast locking time of the PLL. The new semi-digital PLL architecture uses NN storage cells. The NN storage cells is used to store the oscillator tuning information digitally and also enables analogue tuning of the voltage controlled oscillator (VCO). The storage cells outputs are also used for the process voltage temperature compensation. The phase-frequency detector (PFD) and VCO are implemented like a conventional PLL. The bandwidth achieved is 1/4th of the PFD update frequency for all over the operating range from 100~MHz to 1~GHz. The simulation results are also verified with the mathematical modelling. The new architecture also consumes less power and area compared to the conventional PLL
    corecore