1,234 research outputs found

    A Survey of Non-conventional Techniques for Low-voltage Low-power Analog Circuit Design

    Get PDF
    Designing integrated circuits able to work under low-voltage (LV) low-power (LP) condition is currently undergoing a very considerable boom. Reducing voltage supply and power consumption of integrated circuits is crucial factor since in general it ensures the device reliability, prevents overheating of the circuits and in particular prolongs the operation period for battery powered devices. Recently, non-conventional techniques i.e. bulk-driven (BD), floating-gate (FG) and quasi-floating-gate (QFG) techniques have been proposed as powerful ways to reduce the design complexity and push the voltage supply towards threshold voltage of the MOS transistors (MOST). Therefore, this paper presents the operation principle, the advantages and disadvantages of each of these techniques, enabling circuit designers to choose the proper design technique based on application requirements. As an example of application three operational transconductance amplifiers (OTA) base on these non-conventional techniques are presented, the voltage supply is only ±0.4 V and the power consumption is 23.5 ”W. PSpice simulation results using the 0.18 ”m CMOS technology from TSMC are included to verify the design functionality and correspondence with theory

    Utilizing Unconventional CMOS Techniques for Low Voltage Low Power Analog Circuits Design for Biomedical Applications

    Get PDF
    Tato disertačnĂ­ prĂĄce se zabĂœvĂĄ navrĆŸenĂ­m nĂ­zkonapěƄovĂœch, nĂ­zkopƙíkonovĂœch analogovĂœch obvodĆŻ, kterĂ© pouĆŸĂ­vajĂ­ nekonvenčnĂ­ techniky CMOS. LĂ©kaƙskĂĄ zaƙízenĂ­ na bateriovĂ© napĂĄjenĂ­, jako systĂ©my pro dlouhodobĂœ fyziologickĂœ monitoring, pƙenosnĂ© systĂ©my, implantovatelnĂ© systĂ©my a systĂ©my vhodnĂ© na noĆĄenĂ­, musĂ­ bĂœt male a lehkĂ©. Kromě toho je nutnĂ©, aby byly tyto systĂ©my vybaveny bateriĂ­ s dlouhou ĆŸivotnostĂ­. Z tohoto dĆŻvodu pƙevlĂĄdajĂ­ v biomedicĂ­nskĂœch aplikacĂ­ch tohoto typu nĂ­zkopƙíkonovĂ© integrovanĂ© obvody. NekonvenčnĂ­ techniky jako napƙ. vyuĆŸitĂ­ transistorĆŻ s ƙízenĂœm substrĂĄtem (Bulk-Driven “BD”), s plovoucĂ­m hradlem (Floating-Gate “FG”), s kvazi plovoucĂ­m hradlem (Quasi-Floating-Gate “QFG”), s ƙízenĂœm substrĂĄtem s plovoucĂ­m hradlem (Bulk-Driven Floating-Gate “BD-FG”) a s ƙízenĂœm substrĂĄtem s kvazi plovoucĂ­m hradlem (Bulk-Driven Quasi-Floating-Gate “BD-QFG”), se v nedĂĄvnĂ© době ukĂĄzaly jako efektivnĂ­ prostƙedek ke zjednoduĆĄenĂ­ obvodovĂ©ho zapojenĂ­ a ke snĂ­ĆŸenĂ­ velikosti napĂĄjecĂ­ho napětĂ­ směrem k prahovĂ©mu napětĂ­ u tranzistorĆŻ MOS (MOST). V prĂĄci jsou podrobně pƙedstaveny nejdĆŻleĆŸitějĆĄĂ­ charakteristiky nekonvenčnĂ­ch technik CMOS. Tyto techniky byly pouĆŸity pro vytvoƙenĂ­ nĂ­zko napěƄovĂœch a nĂ­zko vĂœkonovĂœch CMOS struktur u některĂœch aktivnĂ­ch prvkĆŻ, napƙ. Operational Transconductance Amplifier (OTA) zaloĆŸenĂ© na BD, FG, QFG, a BD-QFG techniky; Tunable Transconductor zaloĆŸenĂœ na BD MOST; Current Conveyor Transconductance Amplifier (CCTA) zaloĆŸenĂœ na BD-QFG MOST; Z Copy-Current Controlled-Current Differencing Buffered Amplifier (ZC-CC-CDBA) zaloĆŸenĂœ na BD MOST; Winner Take All (WTA) and Loser Take All (LTA) zaloĆŸenĂœ na BD MOST; Fully Balanced Four-Terminal Floating Nullor (FBFTFN) zaloĆŸenĂœ na BD-QFG technice. Za Ășčelem ověƙenĂ­ funkčnosti vĂœĆĄe zmĂ­něnĂœch struktur, byly tyto struktury pouĆŸity v několika aplikacĂ­ch. VĂœkon navrĆŸenĂœch aktivnĂ­ch prvkĆŻ a pƙíkladech aplikacĂ­ je ověƙovĂĄn prostƙednictvĂ­m simulačnĂ­ch programĆŻ PSpice či Cadence za pouĆŸitĂ­ technologie 0.18 m CMOS.This doctoral thesis deals with designing ultra-low-voltage (LV) low-power (LP) analog circuits utilizing the unconventional CMOS techniques. Battery powered medical devices such as; long term physiological monitoring, portable, implantable, and wearable systems need to be small and lightweight. Besides, long life battery is essential need for these devices. Thus, low-power integrated circuits are always paramount in such biomedical applications. Recently, unconventional CMOS techniques i.e. Bulk-Driven (BD), Floating-Gate (FG), Quasi-Floating-Gate (QFG), Bulk-Driven Floating-Gate (BD-FG) and Bulk-Driven Quasi-Floating-Gate (BD-QFG) MOS transistors (MOSTs) have revealed as effective devices to reduce the circuit complexity and push the voltage supply of the circuit towards threshold voltage of the MOST. In this work, the most important features of the unconventional CMOS techniques are discussed in details. These techniques have been utilized to perform ultra-LV LP CMOS structures of several active elements i.e. Operational Transconductance Amplifier (OTA) based on BD, FG, QFG, and BD-QFG techniques; Tunable Transconductor based on BD MOST; Current Conveyor Transconductance Amplifier (CCTA) based on BD-QFG MOST; Z Copy-Current Controlled-Current Differencing Buffered Amplifier (ZC-CC-CDBA) based on BD MOST; Winner Take All (WTA) and Loser Take All (LTA) based on BD MOST; Fully Balanced Four-Terminal Floating Nullor (FBFTFN) based on BD-QFG technique. Moreover, to verify the workability of the proposed structures, they were employed in several applications. The performance of the proposed active elements and their applications were investigated through PSpice or Cadence simulation program using 0.18 m CMOS technology.

    Low-Voltage Ultra-Low-Power Current Conveyor Based on Quasi-Floating Gate Transistors

    Get PDF
    The field of low-voltage low-power CMOS technology has grown rapidly in recent years; it is an essential prerequisite particularly for portable electronic equipment and implantable medical devices due to its influence on battery lifetime. Recently, significant improvements in implementing circuits working in the low-voltage low-power area have been achieved, but circuit designers face severe challenges when trying to improve or even maintain the circuit performance with reduced supply voltage. In this paper, a low-voltage ultra-low-power current conveyor second generation CCII based on quasi-floating gate transistors is presented. The proposed circuit operates at a very low supply voltage of only ±0.4 V with rail-to-rail voltage swing capability and a total quiescent power consumption of mere 9.5 ”W. Further, the proposed circuit is not only able to process the AC signal as it's usual at quasi-floating gate transistors but also the DC which extends the applicability of the proposed circuit. In conclusion, an application example of the current-mode quadrature oscillator is presented. PSpice simulation results using the 0.18 ”m TSMC CMOS technology are included to confirm the attractive properties of the proposed circuit

    Review on Design of OTA Using Non-Conventional Analog Techniques

    Get PDF
    The OTA is an amplifier whose differential input voltage produces an output current. Thus, it is a voltage controlled current source. Operational transconductance amplifier is one of the most significant building-blocks in integrated continuous-time filters. A review of various non-conventional analog design techniques has been done in this paper. Several previous works have been studied and their comparison on various performance parameters is shown. This paper starts with the introduction of OTA, followed by the discussion on various OTA design techniques along with their block diagram in addition to advantages and disadvantages of these techniques. Two comparative tables are shown at the end

    Low Voltage Low Power Analogue Circuits Design

    Get PDF
    DisertačnĂ­ prĂĄce je zaměƙena na vĂœzkum nejbÄ›ĆŸnějĆĄĂ­ch metod, kterĂ© se vyuĆŸĂ­vajĂ­ pƙi nĂĄvrhu analogovĂœch obvodĆŻ s vyuĆŸitĂ­ nĂ­zkonapěƄovĂœch (LV) a nĂ­zkopƙíkonovĂœch (LP) struktur. Tyto LV LP obvody mohou bĂœt vytvoƙeny dĂ­ky vyspělĂœm technologiĂ­m nebo takĂ© vyuĆŸitĂ­m pokročilĂœch technik nĂĄvrhu. DisertačnĂ­ prĂĄce se zabĂœvĂĄ prĂĄvě pokročilĂœmi technikami nĂĄvrhu, pƙedevĆĄĂ­m pak nekonvenčnĂ­mi. Mezi tyto techniky patƙí vyuĆŸitĂ­ prvkĆŻ s ƙízenĂœm substrĂĄtem (bulk-driven - BD), s plovoucĂ­m hradlem (floating-gate - FG), s kvazi plovoucĂ­m hradlem (quasi-floating-gate - QFG), s ƙízenĂœm substrĂĄtem s plovoucĂ­m hradlem (bulk-driven floating-gate - BD-FG) a s ƙízenĂœm substrĂĄtem s kvazi plovoucĂ­m hradlem (quasi-floating-gate - BD-QFG). PrĂĄce je takĂ© orientovĂĄna na moĆŸnĂ© zpĆŻsoby implementace znĂĄmĂœch a modernĂ­ch aktivnĂ­ch prvkĆŻ pracujĂ­cĂ­ch v napěƄovĂ©m, proudovĂ©m nebo mix-mĂłdu. Mezi tyto prvky lze začlenit zesilovače typu OTA (operational transconductance amplifier), CCII (second generation current conveyor), FB-CCII (fully-differential second generation current conveyor), FB-DDA (fully-balanced differential difference amplifier), VDTA (voltage differencing transconductance amplifier), CC-CDBA (current-controlled current differencing buffered amplifier) a CFOA (current feedback operational amplifier). Za Ășčelem potvrzenĂ­ funkčnosti a chovĂĄnĂ­ vĂœĆĄe zmĂ­něnĂœch struktur a prvkĆŻ byly vytvoƙeny pƙíklady aplikacĂ­, kterĂ© simulujĂ­ usměrƈovacĂ­ a induktančnĂ­ vlastnosti diody, dĂĄle pak filtry dolnĂ­ propusti, pĂĄsmovĂ© propusti a takĂ© univerzĂĄlnĂ­ filtry. VĆĄechny aktivnĂ­ prvky a pƙíklady aplikacĂ­ byly ověƙeny pomocĂ­ PSpice simulacĂ­ s vyuĆŸitĂ­m parametrĆŻ technologie 0,18 m TSMC CMOS. Pro ilustraci pƙesnĂ©ho a ĂșčinnĂ©ho chovĂĄnĂ­ struktur je v disertačnĂ­ prĂĄci zahrnuto velkĂ© mnoĆŸstvĂ­ simulačnĂ­ch vĂœsledkĆŻ.The dissertation thesis is aiming at examining the most common methods adopted by analog circuits' designers in order to achieve low voltage (LV) low power (LP) configurations. The capability of LV LP operation could be achieved either by developed technologies or by design techniques. The thesis is concentrating upon design techniques, especially the non–conventional ones which are bulk–driven (BD), floating–gate (FG), quasi–floating–gate (QFG), bulk–driven floating–gate (BD–FG) and bulk–driven quasi–floating–gate (BD–QFG) techniques. The thesis also looks at ways of implementing structures of well–known and modern active elements operating in voltage–, current–, and mixed–mode such as operational transconductance amplifier (OTA), second generation current conveyor (CCII), fully–differential second generation current conveyor (FB–CCII), fully–balanced differential difference amplifier (FB–DDA), voltage differencing transconductance amplifier (VDTA), current–controlled current differencing buffered amplifier (CC–CDBA) and current feedback operational amplifier (CFOA). In order to confirm the functionality and behavior of these configurations and elements, they have been utilized in application examples such as diode–less rectifier and inductance simulations, as well as low–pass, band–pass and universal filters. All active elements and application examples have been verified by PSpice simulator using the 0.18 m TSMC CMOS parameters. Sufficient numbers of simulated plots are included in this thesis to illustrate the precise and strong behavior of structures.

    0.5V 3rd-order Tunable gm-C Filter

    Get PDF
    This paper proposes a 3rd-order gm-C filter that operates with the extremely low voltage supply of 0.5V. The employed transconductor is capable for operating in an extremely low voltage power supply environment. A benefit offered by the employed transconductor is that the filter’s cut-off frequency can be tuned, through a dc control current, for relatively large ranges. The filter structure was designed using normal threshold transistors of a triple-well 0.13ÎŒm CMOS process and is operated under a 0.5V supply voltage; its behavior has been evaluated through simulation results by utilizing the Analog Design Environment of the Cadence software

    High Gain Amplifier with Enhanced Cascoded Compensation

    Get PDF
    A two-stage CMOS operational amplifier with both, gain-boosting and indirect current feedback frequency compensation performed by means of regulated cascode amplifiers, is presented. By using quasi-floating-gate transistors (QFGT) the supply requirements, the number of capacitors and the size of the compensation capacitors respect to other Miller schemes are reduced. A prototype was fabricated using a 0.5 ÎŒm technology, resulting, for a load of 45 pF and supply voltage of 1.65 V, in open-loop-gain of 129 dB, 23 MHz of gain-bandwidth product, 60o phase margin, 675 ÎŒW power consumption and 1% settling time of 28 ns

    Circuits for Analog Signal Processing Employing Unconventional Active Elements

    Get PDF
    DisertačnĂ­ prĂĄce se zabĂœvĂĄ zavĂĄděnĂ­m novĂœch struktur modernĂ­ch aktivnĂ­ch prvkĆŻ pracujĂ­cĂ­ch v napěƄovĂ©m, proudovĂ©m a smĂ­ĆĄenĂ©m reĆŸimu. Funkčnost a chovĂĄnĂ­ těchto prvkĆŻ byly ověƙeny prostƙednictvĂ­m SPICE simulacĂ­. V tĂ©to prĂĄci je zahrnuta ƙada simulacĂ­, kterĂ© dokazujĂ­ pƙesnost a dobrĂ© vlastnosti těchto prvkĆŻ, pƙičemĆŸ velkĂœ dĆŻraz byl kladen na to, aby tyto prvky byly schopny pracovat pƙi nĂ­zkĂ©m napĂĄjecĂ­m napětĂ­, jelikoĆŸ poptĂĄvka po pƙenosnĂœch elektronickĂœch zaƙízenĂ­ch a implantabilnĂ­ch zdravotnickĂœch pƙístrojĂ­ch stĂĄle roste. Tyto pƙístroje jsou napĂĄjeny bateriemi a k tomu, aby byla prodlouĆŸena jejich ĆŸivotnost, trend navrhovĂĄnĂ­ analogovĂœch obvodĆŻ směƙuje k stĂĄle větĆĄĂ­mu sniĆŸovĂĄnĂ­ spotƙeby a napĂĄjecĂ­ho napětĂ­. HlavnĂ­m pƙínosem tĂ©to prĂĄce je nĂĄvrh novĂœch CMOS struktur: CCII (Current Conveyor Second Generation) na zĂĄkladě BD (Bulk Driven), FG (Floating Gate) a QFG (Quasi Floating Gate); DVCC (Differential Voltage Current Conveyor) na zĂĄkladě FG, transkonduktor na zĂĄkladě novĂ© techniky BD_QFG (Bulk Driven_Quasi Floating Gate), CCCDBA (Current Controlled Current Differencing Buffered Amplifier) na zĂĄkladě GD (Gate Driven), VDBA (Voltage Differencing Buffered Amplifier) na zĂĄkladě GD a DBeTA (Differential_Input Buffered and External Transconductance Amplifier) na zĂĄkladě BD. DĂĄle je uvedeno několik zajĂ­mavĂœch aplikacĂ­ uĆŸĂ­vajĂ­cĂ­ch vĂœĆĄe jmenovanĂ© prvky. ZĂ­skanĂ© vĂœsledky simulacĂ­ odpovĂ­dajĂ­ teoretickĂœm pƙedpokladĆŻm.The dissertation thesis deals with implementing new structures of modern active elements working in voltage_, current_, and mixed mode. The functionality and behavior of these elements have been verified by SPICE simulation. Sufficient numbers of simulated plots are included in this thesis to illustrate the precise and strong behavior of those elements. However, a big attention to implement active elements by utilizing LV LP (Low Voltage Low Power) techniques is given in this thesis. This attention came from the fact that growing demand of portable electronic equipments and implantable medical devices are pushing the development towards LV LP integrated circuits because of their influence on batteries lifetime. More specifically, the main contribution of this thesis is to implement new CMOS structures of: CCII (Current Conveyor Second Generation) based on BD (Bulk Driven), FG (Floating Gate) and QFG (Quasi Floating Gate); DVCC (Differential Voltage Current Conveyor) based on FG; Transconductor based on new technique of BD_QFG (Bulk Driven_Quasi Floating Gate); CCCDBA (Current Controlled Current Differencing Buffered Amplifier) based on conventional GD (Gate Driven); VDBA (Voltage Differencing Buffered Amplifier) based on GD. Moreover, defining new active element i.e. DBeTA (Differential_Input Buffered and External Transconductance Amplifier) based on BD is also one of the main contributions of this thesis. To confirm the workability and attractive properties of the proposed circuits many applications were exhibited. The given results agree well with the theoretical anticipation.

    Ultra-Low-Voltage IC Design Methods

    Get PDF
    The emerging nanoscale technologies inherently offer transistors working with low voltage levels and are optimized for low-power operation. However, these technologies lack quality electronic components vital for reliable analog and/or mixed-signal design (e.g., resistor, capacitor, etc.) as they are predominantly used in high-performance digital designs. Moreover, the voltage headroom, ESD properties, the maximum current densities, parasitic effects, process fluctuations, aging effects, and many other parameters are superior in verified-by-time CMOS processes using planar transistors. This is the main reason, why low-voltage, low-power high-performance analog and mixed-signal circuits are still being designed in mature process nodes. In the proposed chapter, we bring an overview of main challenges and design techniques effectively applicable for ultra-low-voltage and low-power analog integrated circuits in nanoscale technologies. New design challenges and limitations linked with a low value of the supply voltage, the process fluctuation, device mismatch, and other effects are discussed. In the later part of the chapter, conventional and unconventional design techniques (bulk-driven approach, floating-gate, dynamic threshold, etc.) to design analog integrated circuits towards ultra-low-voltage systems and applications are described. Examples of ultra-low-voltage analog ICs blocks (an operational amplifier, a voltage comparator, a charge pump, etc.) designed in a standard CMOS technology using the unconventional design approach are presented

    Performance enhancement in the desing of amplifier and amplifier-less circuits in modern CMOS technologies.

    Get PDF
    In the context of nowadays CMOS technology downscaling and the increasing demand of high performance electronics by industry and consumers, analog design has become a major challenge. On the one hand, beyond others, amplifiers have traditionally been a key cell for many analog systems whose overall performance strongly depends on those of the amplifier. Consequently, still today, achieving high performance amplifiers is essential. On the other hand, due to the increasing difficulty in achieving high performance amplifiers in downscaled modern technologies, a different research line that replaces the amplifier by other more easily achievable cells appears: the so called amplifier-less techniques. This thesis explores and contributes to both philosophies. Specifically, a lowvoltage differential input pair is proposed, with which three multistage amplifiers in the state of art are designed, analysed and tested. Moreover, a structure for the implementation of differential switched capacitor circuits, specially suitable for comparator-based circuits, that features lower distortion and less noise than the classical differential structures is proposed, an, as a proof of concept, implemented in a ΔΣ modulator
    • 

    corecore