6 research outputs found

    Replacing picture regions in H.264/AVC bitstream by utilizing independent slices

    No full text

    Stereoscopic 3-D TV webcast

    No full text

    Dash-based approach for delivery of automatic video summaries

    No full text

    Dash-based approach for delivery of automatic video summaries

    No full text

    Energy Efficiency of a Parallel HEVC Software Decoder for Embedded Devices

    No full text
    International audienceIn the context of fast adoption and deployment of recent video compression standard and thanks to recent high performance embedded processors, software video decoding can be performed in real time. But, it becomes among the most energy-intensive applications. Current embedded processors are based on multi-core architecture with advanced convenient features such as Dynamic Voltage Frequency Scaling (DVFS) in order to reduce their power consumption, allowing low power video decoding when no hardware decoding support is available for a given device. This paper deals with energy efficiency impact of different parallelization strategies of a software High Efficiency Video Coding (HEVC) decoder on multi-core ARM big.LITTLE processor. These strategies include the exploitation of data and task-level parallelism, as well as the use of different available DVFS policies
    corecore