1,107 research outputs found

    Digital PLL for ISM applications

    Get PDF
    In modern transceivers, a low power PLL is a key block. It is known that with the evolution of technology, lower power and high performance circuitry is a challenging demand. In this thesis, a low power PLL is developed in order not to exceed 2mW of total power consumption. It is composed by small area blocks which is one of the main demands. The blocks that compose the PLL are widely abridged and the final solution is shown, showing why it is employed. The VCO block is a Current-Starved Ring Oscillator with a frequency range from 400MHz to 1.5GHz, with a 300μW to approximately 660μW power consumption. The divider is composed by six TSPC D Flip-Flop in series, forming a divide-by-64 divider. The Phase-Detector is a Dual D Flip-Flop detector with a charge pump. The PLL has less than a 2us lock time and presents a output oscillation of 1GHz, as expected. It also has a total power consumption of 1.3mW, therefore fulfilling all the specifications. The main contributions of this thesis are that this PLL can be applied in ISM applications due to its covering frequency range and low cost 130nm CMOS technology

    A Method of Non-Data-Aided Carrier Recovery with Modulation Identification

    Get PDF
    A non-data aided carrier recovery technique using modulation format identification is proposed. This technique can also be interpreted as a modulation identification method that is robust against static phase and frequency offsets. The performance of the proposed technique is studied and analytical expressions derived for the mean acquisition time to detect lock in the cases of M-PSK, M=2,4,8, and 16-QAM modulation, with respect to frequency offset and signal-to-noise ratio. The results are verified with Monte Carlo simulations. The main advantage of the proposed method lies in its simpler implementation and faster lock detection, when compared to conventional methods

    Modulation Identification and Carrier Recovery System for Adaptive Modulation in Satellite Communications

    Get PDF
    We introduce the modulation identification technique implementing the multimode phase locked loop (PLL) in the satellite communication using adaptive modulation scheme which is a countermeasure against the rain attenuation. In the multimode PLL, phase lock detectors (PLDs) are used for not only phase lock, but also modulation identification. We present the sub-optimized design of the PLDs for modulation identification with respect to the throughput and show the validity of sub-optimization. In addition, by the comparison between the multimode PLL and conventional scheme in ISDB-S, we present the effectivity of the multimode PLL

    A Bang-Bang All-Digital PLL for Frequency Synthesis

    Get PDF
    abstract: Phase locked loops are an integral part of any electronic system that requires a clock signal and find use in a broad range of applications such as clock and data recovery circuits for high speed serial I/O and frequency synthesizers for RF transceivers and ADCs. Traditionally, PLLs have been primarily analog in nature and since the development of the charge pump PLL, they have almost exclusively been analog. Recently, however, much research has been focused on ADPLLs because of their scalability, flexibility and higher noise immunity. This research investigates some of the latest all-digital PLL architectures and discusses the qualities and tradeoffs of each. A highly flexible and scalable all-digital PLL based frequency synthesizer is implemented in 180 nm CMOS process. This implementation makes use of a binary phase detector, also commonly called a bang-bang phase detector, which has potential of use in high-speed, sub-micron processes due to the simplicity of the phase detector which can be implemented with a simple D flip flop. Due to the nonlinearity introduced by the phase detector, there are certain performance limitations. This architecture incorporates a separate frequency control loop which can alleviate some of these limitations, such as lock range and acquisition time.Dissertation/ThesisM.S. Electrical Engineering 201

    A fuzzy control design case: The fuzzy PLL

    Get PDF
    The aim of this paper is to present a typical fuzzy control design case. The analyzed controlled systems are the phase-locked loops (PLL's)--classic systems realized in both analogic and digital technology. The crisp PLL devices are well known
    • …
    corecore