3 research outputs found
Logic Circuits Timing Analysis Using Timed Logic Variables
Combinational logic circuit timing analysis is an important issue that all designers need to address. The present paper presents a simple and compact analysis procedure. We follow the guidelines drawn by previous methods, but we shall define new time-dependent logic variables that help us improve their efficiency. By using the methodology suggested, we shall replace a very laborious technique (pure delay circuit + time constants method) with a simpler procedure that can pinpoint the specific conditions for a logic circuit’s anomalous behaviour within a few simple steps. Considering the logic function implemented the methodology presented will require analysis of only a limited number of situations/combinations to determine the presence of an anomalous behaviour. When anomalous behaviour is identified, the methodology provides a clear timing description
A DESIGN METHOD OF ASYNCHRONOUS SEQUENTIAL CIRCUITS BASED ON FLOW DIAGRAM
A systematic, asynchronous design method based on a flow diagram is shown. The
realization utilizes a so-called phase-register coded 1 out of n. A phase consists of so-called phase-
register cells, which are elementary asynchronous networks including edge-sensitive integrated
circuit flip-flops. The circuits developed by the proposed method are free of critical races and
essential hazard faults