60 research outputs found

    ATLAS detector and physics performance: Technical Design Report, 1

    Get PDF

    Dead-time free pixel readout architecture for ATLAS front-end IC

    No full text
    A low power sparse scan readout architecture has been developed for the ATLAS pixel front-end IC. The architecture supports a dual discriminator and extracts the time over threshold (TOT) information along with a 2-D spatial address 9ofthehitsassociatingthemwithaunique7bitbeamcrossingnumber.TheICimplementslevel1triggerfilteringalongwitheventbuilding(groupingtogetherallhitsinabeamcrossing)intheendofcolumn(EOC)buffer.The9 of the hits associating them with a unique 7-bit beam crossing number. The IC implements level-1 trigger filtering along with event building (grouping together all hits in a beam crossing) in the end of column (EOC) buffer. The 9 events are transmitted over a 40 MHz serial data link with the protocol supporting buffer overflow handling by appending error flags to events. This mixed-mode full custom IC is implemented in 0.8 mu HP process to meet the $9 requirements for the pixel readout in the ATLAS inner detector. The circuits have been tested and the IC provides dead-time-less ambiguity free readout at 40 MHz data rate
    corecore