460 research outputs found

    Transformer based front-end for a low power 2.4 GHz transceiver

    Get PDF
    A low power transceiver architecture for the 2.4 GHz ISM band using a 1.0 V supply is presented. It employs a transformer to convert the 100 Ω antenna impedance to almost 1 kΩ and so facilitates a low power transmitter and receiver. The simulated post-layout output power of the differential class-E power amplifier is 2.0 dBm with a drain efficiency of 28.4%. The direct-conversion receiver achieves a very low power consumption of 420 μW and a noise figure of 15.0 dB.Ministerio de Ciencia e Innovación TEC2009-08447Junta de Andalucía TIC-0281

    A reconfigurable 60GHz receiver : providing robustness to process variations

    Get PDF
    The problems associated with process-induced variability and other challenges of 60GHz circuit design and measurement are treated in this thesis. A system-level analysis is performed on a generic RF receiver. For doing that, first, bit error rate (BER) is considered as a figure of merit representing the overall performance of the Receiver. Then, each stage of the receiver is described by three parameters: voltage gain, noise, and nonlinearity which are prone to variation due to process spread. The variation of these parameters represents all lower-level sources of variability. Since bit error rate (BER), as a major performance measure of the receiver, is a direct function of the noise and distortion, the contribution of each block to the overall noise plus distortion (NPD) is analyzed, which opens the way for minimization of the sensitivity of the NPD to the performance variation of individual stages. It is shown that the first order sensitivities of NPD to the individual gains of the building blocks can all be made zero. Its second order sensitivity to the gains of the building blocks can be reduced. Its sensitivity to noise and nonlinearity of an individual building block can be reduced, but at the cost of that of other blocks; its sensitivity to noise and nonlinearity cannot be reduced over the whole system. Three design approaches are proposed, analyzed and compared. Statistical and corner simulations are performed to confirm the validity of the proposed guidelines showing significant improvement in the yield of the designs. Applying the analysis to a zero-IF three-stage 60 GHz receiver shows a significant improvement in the design yield, by nullifying the first order sensitivities of the overall performance to the individual gains of the blocks. Reduction of the second order sensitivity of the NPD to the gain of individual stages, by keeping the contribution factor of all the stages below one, results in further improvements in the design yield. The conventional optimum-power design methodology has been modified in a way that it nullifies the first order sensitivities of NPD to the individual gains of all the stages. It is shown that for simultaneous power optimization and reduced second-order sensitivity to the gains of the blocks less power hungry building blocks must be in the rear stages of the receiver and more power hungry ones in the front. After identifying the limitations of a pure system-level approach, i.e., inability to suppress the sensitivity of the overall performance to the noise and nonlinearity of all the blocks, the focus is shifted towards circuit-level methods by providing re-configurability to some RF circuits. A receiver is designed with good noise and nonlinearity performance and with accumulated noise and nonlinearity distortion contribution in its last stage (mixer). As a result, the overall performance of the receiver is more sensitive to the performance variations of the mixer. Simulations show that it is possible to correct the overall receiver performance degradations resulting from process variations by just tuning the performance of the mixer. Furthermore, a tunable mixer is presented for minimizing the IMD2 across a wide IF bandwidth. It is demonstrated both in theory and measurement that a presented three-dimensional tuning method is beneficial for wideband cancellation of second order intermodulation distortions (IMD2) in a zero-IF downconverter. A 60GHz zero-IF mixer is designed and measured on-wafer to show that the proposed tuning mechanism can simultaneously suppress IMD2 tones across the whole 1GHz IF band. To address the challenges of 60GHz circuit design, a design methodology is utilized which serves to properly model the parasitic effects and improve the predictability of the performance. The parasitic effects due to layout, which are more influential at high frequencies, are taken into account by performing automatic RC extraction and manual L extraction. The long signal lines are modeled with distributed RLC networks. The problem of substrate losses is addressed by using patterned ground shields in inductors and transmission lines. The cross-talk issue is treated by using distributed meshed ground lines, decoupled DC lines, and grounded substrate contacts around sensitive RF components. However, in practice, it is observed that accurate simulation of all the effects is sometimes very time consuming or even infeasible. For instance electromagnetic simulation of a transformer in the presence of all the dummy metals is beyond the computational capability of existing EM-simulators. Three 60GHz receiver components are analyzed, designed, and measured with good performance. A two-stage fully integrated 60 GHz differential low noise amplifier is implemented in a CMOS 65 nm bulk technology with superior noise figure compared to state-of-the-art mm-wave LNAs. A doublebalanced 60 GHz mixer with ac-coupled RF input is designed and measured with a series capacitor in the input RF path to suppress the low frequency second order intermodulation distortions generated in the previous stage. A quadrature 60 GHz VCO is presented which exhibits a comparable level of performance, in particular very good phase noise, to state-of-the-art single-phase VCOs, despite the additional challenges and limitations imposed by the quadrature topology. The on-wafer measurements on the 60GHz circuits designed in this work are performed using a waveguide-based measurement setup. The fixed waveguide structures, specially provided for the probe station, serve for the robustness of the setup as they circumvent the need for cables, which are by nature difficult to rigidify, in the vicinity of the probes. Taking advantage of magic- Ts, it is possible to measure differential mm-wave circuits with a two-port network analyzer rather than using a much more expensive four-port one. Noise, s-parameter, and phase noise measurements are performed using the mentioned setups

    A wideband noise-canceling CMOS LNA exploiting a transformer

    Get PDF
    A broadband LNA incorporating single-ended to differential conversion, has been successfully implemented using a noise-canceling technique and a single on-chip transformer. The LNA achieves a high voltage gain of 19dB, a wideband input match (2.5-4.0 GHz), and a noise figure of 4-5.4 dB, while consuming only 8mW. The LNA is implemented in a 90nm CMOS process with 6 metal layers

    Ultra high data rate CMOS front ends

    Get PDF
    The availability of numerous mm-wave frequency bands for wireless communication has motivated the exploration of multi-band and multi-mode integrated components and systems in the main stream CMOS technology. This opportunity has faced the RF designer with the transition between schematic and layout. Modeling the performance of circuits after layout and taking into account the parasitic effects resulting from the layout are two issues that are more important and influential at high frequency design. Performing measurements using on-wafer probing at 60 GHz has its own complexities. The very short wave-length of the signals at mm-wave frequencies makes the measurements very sensitive to the effective length and bending of the interfaces. This paper presents different 60 GHz corner blocks, e.g. Low Noise Amplifier, Zero IF mixer, Phase-Locked Loop, a Dual-Mode Mm-Wave Injection-Locked Frequency Divider and an active transformed power amplifiers implemented in CMOS technologies. These results emphasize the feasibility of the realization 60 GHZ integrated components and systems in the main stream CMOS technology

    Design of Integrated Circuits Approaching Terahertz Frequencies

    Get PDF

    Receiver front-end circuits and components for millimetre and submillimetre wavelengths

    Get PDF
    This dissertation focuses on the development of millimetre- and submillimetre-wave receiver front-end circuits and components. Seven scientific articles, written by the author, present this development work. A short introduction to the technology related to the designs of the thesis precedes the articles. The articles comprise several novel structures and techniques intended to further improve the performance of receivers or to provide new ways for receiver circuit implementation, summarised as follows. 1) Novel rectangular waveguide-to-CPW waveguide transition using a probe structure. The measured insertion and return loss of an X-band (8.2-12.4 GHz) back-to-back structure are less than 0.5 dB and more than 17 dB, respectively, over the entire frequency band (fractional bandwidth of > 40 %). The transition is used in a submm-wave mixer. 2) Novel rectangular waveguide-to-CPW transition using a fin-line taper. The measured insertion and return loss of an X-band (8.2-12.4 GHz) back-to-back structure are less than 0.4 dB and more than 16 dB, respectively, over the entire frequency band. 3) Novel tunable waveguide backshort based on a fixed waveguide short and movable dielectric slab. The measured return loss for a W-band backshort is less than 0.21 dB (VSWR > 82) over the entire frequency band of 75-110 GHz. 4) New coaxial bias T. The insertion loss is less than 0.5 dB at 3-16 GHz (fractional bandwidth of 137 %) and 0.1 dB at 5.2-14.1 GHz. In the latter range, the return loss is more than 30 dB. The RF isolation is greater than 30 dB at 1-17 GHz. 5) First millimetre-wave subharmonic waveguide mixer using European quasi-vertical Schottky diodes. The mixer utilises a single diode chip with quartz filters in a four-tuner waveguide housing. A single-sideband noise temperature of 3500 K and conversion loss of 9.2 dB (antenna loss included) have been measured at 215 GHz with an LO power of 3.5 mW. 6) Balanced-type fifth-harmonic submillimetre-wave mixer. It uses two planar Schottky diodes, quartz filters, and a tuner-less in-line waveguide housing with an integrated diagonal horn antenna and new LO transition structure. The designed RF range is 500-700 GHz enabling the use of an LO source at 100-140 GHz. A conversion loss of about 27 dB has been measured at 650 GHz with an LO power of 10 mW. The mixer has been in use in phase locking of a submm-wave signal source. 7) Characterisation procedure of planar Schottky diodes with extensive dc, capacitance, and wide-band (up to 220 GHz) S-parameter measurements and parameter extraction. Parameters of a simple diode equivalent circuit and results of extensive measurements are available for designers and diode manufacturers for further use.reviewe

    Design of reconfigurable multi-mode RF circuits

    Get PDF
    Wireless communication systems and devices have been developing at a much faster pace in the past few years. With the introduction of new applications and services and the increasing demand for higher data rate comes the need for new frequency bands and new standards. One critical issue for next generation wireless devices is how to support all of the existing and emerging bands while not increasing the cost and power consumption. A feasible solution is the concept of the software-defined radio where a single receiver can be reconfigured to operate in different modes, each of which supports one or several bands and/or standards. To implement such a reconfigurable receiver, reconfigurable RF building blocks, such as the LNA, mixer, VCO, etc., are required. This dissertation focuses on two key blocks: the low noise amplifier (LNA) and the voltage controlled oscillator (VCO). First the design, modeling and characterization of a multi-tap transformer are discussed. Simple mathematical calculations are utilized to estimate the inductances and coupling coefficients from the physical parameters of a multi-tap transformer. The design method is verified with several designed multi-tap transformers that are characterized up to 10 GHz using Momentum simulation results. The effect of switch loss on a switched multi-tap transformer is explored and a broadband lumped-element model of the multi-tap transformer is also proposed. Next a reconfigurable multimode LNA capable of single-band, concurrent dual-band, and ultra-wideband operation is presented. The multimode operation is realized by incorporating a switched multi-tap transformer into the input matching network of an inductively degenerated common source amplifier. The proposed LNA achieves single band matching at 2.8, 3.3, and 4.6 GHz; concurrent dual-band matching at 2.05 and 5.65 GHz; and ultra-wideband matching from 4.3 to 10.8 GHz. The chip was fabricated in a 0.13 m CMOS process, and occupies an area of 0.72 mm2, and has a power dissipation of 6.4 mW from a 1.2-V supply. Finally, a triple-mode VCO using a transformer-based 4th order tank with tunable transconductance cells coupling the primary and secondary inductor is introduced. The tank impedance can be re-shaped by the transconductance cells through the tuning of their biasing currents. With the control of biasing current, VCO is configured in three modes, capable of generating a single frequency in 3- and 5- GHz bands, respectively, and two frequencies in both 3- and 5- GHz bands simultaneously. The triple-mode VCO was fabricated in a 0.13 μm CMOS process, occupies an area of 0.16 mm2, and dissipates 5.6 mW from a 1.2-V supply

    Low-power CMOS front-ends for wireless personal area networks

    Get PDF
    The potential of implementing subthreshold radio frequency circuits in deep sub-micron CMOS technology was investigated for developing low-power front-ends for wireless personal area network (WPAN) applications. It was found that the higher transconductance to bias current ratio in weak inversion could be exploited in developing low-power wireless front-ends, if circuit techniques are employed to mitigate the higher device noise in subthreshold region. The first fully integrated subthreshold low noise amplifier was demonstrated in the GHz frequency range requiring only 260 μW of power consumption. Novel subthreshold variable gain stages and down-conversion mixers were developed. A 2.4 GHz receiver, consuming 540 μW of power, was implemented using a new subthreshold mixer by replacing the conventional active low noise amplifier by a series-resonant passive network that provides both input matching and voltage amplification. The first fully monolithic subthreshold CMOS receiver was also implemented with integrated subthreshold quadrature LO (Local Oscillator) chain for 2.4 GHz WPAN applications. Subthreshold operation, passive voltage amplification, and various low-power circuit techniques such as current reuse, stacking, and differential cross coupling were combined to lower the total power consumption to 2.6 mW. Extremely compact resistive feedback CMOS low noise amplifiers were presented as a cost-effective alternative to narrow band LNAs using high-Q inductors. Techniques to improve linearity and reduce power consumption were presented. The combination of high linearity, low noise figure, high broadband gain, extremely small die area and low power consumption made the proposed LNA architecture a compelling choice for many wireless applications.Ph.D.Committee Chair: Laskar, Joy; Committee Member: Chakraborty, Sudipto; Committee Member: Chang, Jae Joon; Committee Member: Divan, Deepakraj; Committee Member: Kornegay, Kevin; Committee Member: Tentzeris, Emmanoui
    corecore