1,166 research outputs found

    Cognitive Radio for Emergency Networks

    Get PDF
    In the scope of the Adaptive Ad-hoc Freeband (AAF) project, an emergency network built on top of Cognitive Radio is proposed to alleviate the spectrum shortage problem which is the major limitation for emergency networks. Cognitive Radio has been proposed as a promising technology to solve todayâ?~B??~D?s spectrum scarcity problem by allowing a secondary user in the non-used parts of the spectrum that aactully are assigned to primary services. Cognitive Radio has to work in different frequency bands and various wireless channels and supports multimedia services. A heterogenous reconfigurable System-on-Chip (SoC) architecture is proposed to enable the evolution from the traditional software defined radio to Cognitive Radio

    Adaptive OFDM System Design For Cognitive Radio

    Get PDF
    Recently, Cognitive Radio has been proposed as a promising technology to improve spectrum utilization. A highly flexible OFDM system is considered to be a good candidate for the Cognitive Radio baseband processing where individual carriers can be switched off for frequencies occupied by a licensed user. In order to support such an adaptive OFDM system, we propose a Multiprocessor System-on-Chip (MPSoC) architecture which can be dynamically reconfigured. However, the complexity and flexibility of the baseband processing makes the MPSoC design a difficult task. This paper presents a design technology for mapping flexible OFDM baseband for Cognitive Radio on a multiprocessor System-on-Chip (MPSoC)

    Adaptive Wireless Networking

    Get PDF
    This paper presents the Adaptive Wireless Networking (AWGN) project. The project aims to develop methods and technologies that can be used to design efficient adaptable and reconfigurable mobile terminals for future wireless communication systems. An overview of the activities in the project is given. Furthermore our vision on adaptivity in wireless communications and suggestions for future activities are presented

    Low Power Implementation of Non Power-of-Two FFTs on Coarse-Grain Reconfigurable Architectures

    Get PDF
    The DRM standard for digital radio broadcast in the AM band requires integrated devices for radio receivers at very low power. A System on Chip (SoC) call DiMITRI was developed based on a dual ARM9 RISC core architecture. Analyses showed that most computation power is used in the Coded Orthogonal Frequency Division Multiplexing (COFDM) demodulation to compute Fast Fourier Transforms (FFT) and inverse transforms (IFFT) on complex samples. These FFTs have to be computed on non power-of-two numbers of samples, which is very uncommon in the signal processing world. The results obtained with this chip, lead to the objective to decrease the power dissipated by the COFDM demodulation part using a coarse-grain reconfigurable structure as a coprocessor. This paper introduces two different coarse-grain architectures: PACT XPP technology and the Montium, developed by the University of Twente, and presents the implementation of a\ud Fast Fourier Transform on 1920 complex samples. The implementation result on the Montium shows a saving of a factor 35 in terms of processing time, and 14 in terms of power consumption compared to the RISC implementation, and a\ud smaller area. Then, as a conclusion, the paper presents the next steps of the development and some development issues

    ETSI reconfigurable radio systems: status and future directions on software defined radio and cognitive radio standards

    Get PDF
    This article details the current work status of the ETSI Reconfigurable Radio Systems Technical Committee, positions the ETSI work with respect to other standards efforts (IEEE 802, IEEE SCC41) as well as the European Regulatory Framework, and gives an outlook on the future evolution. In particular, software defined radio related study results are presented with a focus on SDR architectures for mobile devices such as mobile phones. For MDs, a novel architecture and inherent interfaces are presented enabling the usage of SDR principles in a mass market context. Cognitive radio principles within ETSI RRS are concentrated on two topics, a cognitive pilot channel proposal and a Functional Architecture for Management and control of reconfigurable radio systems, including dynamic self-organizing planning and management, dynamic spectrum management, joint radio resource management. Finally, study results are indicated that are targeting a SDR/CR security framework.Postprint (published version

    ETSI RRS - The Standardization Path to Next Generation Cognitive Radio Systems

    No full text
    This paper details the current work status of the ETSI Reconfigurable Radio Systems (RRS) Technical Committee (TC) and gives an outlook on the future evolution. While previous publications have presented an overview of ETSI RRS' main working axes related to i) Cognitive Radio System Aspects, ii) Radio Equipment Architecture (including a Cognitive Pilot Channel (CPC) proposal and a Functional Architecture (FA) for Management and Control of Reconfigurable Radio Systems), iii) Cognitive Management and Control and iv) Public Safety, this document focuses on latest progress related to UHF White Spaces work and the definition of an SDR Handset Architecture. In particular, it is outlined how Cognitive Radio principles can help to adapt existing and/or evolving Radio Standards, such as 3GPP Long Term Evolution, to a possible operation in UHF White Space bands

    An Energy-Efficient Reconfigurable Circuit Switched Network-on-Chip

    Get PDF
    Network-on-Chip (NoC) is an energy-efficient on-chip communication architecture for multi-tile System-on-Chip (SoC) architectures. The SoC architecture, including its run-time software, can replace inflexible ASICs for future ambient systems. These ambient systems have to be flexible as well as energy-efficient. To find an energy-efficient solution for the communication network we analyze three wireless applications. Based on their communication requirements we observe that revisiting of the circuit switching techniques is beneficial. In this paper we propose a new energy-efficient reconfigurable circuit-switched Network-on-Chip. By physically separating the concurrent data streams we reduce the overall energy consumption. The circuit-switched router has been synthesized and analyzed for its power consumption in 0.13 ¿m technology. A 5-port circuit-switched router has an area of 0.05 mm2 and runs at 1075 MHz. The proposed architecture consumes 3.5 times less energy compared to its packet-switched equivalen
    corecore