12,560 research outputs found

    Macromodeling strategy for digital devices and interconnects

    Get PDF
    International audienceThis paper proposes a macromodeling approach for the simulation of digital interconnected systems. Such an approach is based on a set of macromodels describing IC ports, IC packages and multiconductor interconnect structures in standard circuit simulators, like SPICE. We illustrate the features of the macromodels and we demonstrate the proposed approach on a realistic simulation problem

    Transient simulation of lossy multiconductor interconnects

    Get PDF
    The transient simulation of electrically-long low-loss multiconductor interconnects is considered from a practical point of view. The importance of frequency dependent losses in these interconnects is discussed and a simple transmission line characterization procedure allowing for such losses is proposed. The characterization obtained yields simple and efficient interconnect models, that the user can include, without programming, in any simulator accepting differential operator

    Development of generic testing strategies for mixed-signal integrated circuits

    Get PDF
    Describes work at the Polytechnic of Huddersfield SERC/DTI research project IED 2/1/2121 conducted in collaboration with GEC-Plessey Semiconductors, Wolfson Microelectronics, and UMIST. The aim of the work is to develop generic testing strategies for mixed-signal (mixed analogue and digital) integrated circuits. The paper proposes a test structure for mixed-signal ICs, and details the development of a test technique and fault model for the analogue circuit cells encountered in these devices. Results obtained during the evaluation of this technique in simulation are presented, and the ECAD facilities that have contributed to this and other such projects are described

    Analog Neural Programmable Optimizers in CMOS VLSI Technologies

    Get PDF
    A 3-ÎŒm CMOS IC is presented demonstrating the concept of an analog neural system for constrained optimization. A serial time-multiplexed general-purpose architecture is introduced for the real-time solution of this kind of problem in MOS VLSI. This architecture is a fully programmable and reconfigurable one exploiting SC techniques for the analog part and making extensive use of digital techniques for programmability
    • 

    corecore