15 research outputs found

    Passive Mixer-based UWB Receiver with Low Loss, High Linearity and Noise-cancelling for Medical Applications

    Get PDF
    A double balanced passive mixer-based receiver operating in the 3-5 GHz UWB for medical applications is described in this paper. The receiver front-end circuit is composed of an inductorless low noise amplifier (LNA) followed by a fully differential voltage-driven double-balanced passive mixer. A duty cycle of 25% was chosen to eliminate overlap between LO signals, thereby improving receiver linearity. The LNA realizes a gain of 25.3 dB and a noise figure of 2.9 dB. The proposed receiver achieves an IIP3 of 3.14 dBm, an IIP2 of 17.5 dBm and an input return loss (S11) below -12.5dB. Designed in 0.18ÎŒm CMOS technology, the proposed mixer consumes 0.72pW from a 1.8V power supply. The designed receiver demonstrated a good ports isolation performance with LO_IF isolation of 60dB and RF_IF isolation of 78dB

    Frequency Synthesizer Architectures for UWB MB-OFDM Alliance Application

    Get PDF

    Continuous-time low-pass filters for integrated wideband radio receivers

    Get PDF
    This thesis concentrates on the design and implementation of analog baseband continuous-time low-pass filters for integrated wideband radio receivers. A total of five experimental analog baseband low-pass filter circuits were designed and implemented as a part of five single-chip radio receivers in this work. After the motivation for the research work presented in this thesis has been introduced, an overview of analog baseband filters in radio receivers is given first. In addition, a review of the three receiver architectures and the three wireless applications that are adopted in the experimental work of this thesis is presented. The relationship between the integrator non-idealities and integrator Q-factor, as well as the effect of the integrator Q-factor on the filter frequency response, are thoroughly studied on the basis of a literature review. The theoretical study that is provided is essential for the gm-C filter synthesis with non-ideal lossy integrators that is presented after the introduction of different techniques to realize integrator-based continuous-time low-pass filters. The filter design approach proposed for gm-C filters is original work and one of the main points in this thesis, in addition to the experimental IC implementations. Two evolution versions of fourth-order 10-MHz opamp-RC low-pass filters designed and implemented for two multicarrier WCDMA base-station receivers in a 0.25-”m SiGe BiCMOS technology are presented, along with the experimental results of both the low-pass filters and the corresponding radio receivers. The circuit techniques that were used in the three gm-C filter implementations of this work are described and a common-mode induced even-order distortion in a pseudo-differential filter is analyzed. Two evolution versions of fifth-order 240-MHz gm-C low-pass filters that were designed and implemented for two single-chip WiMedia UWB direct-conversion receivers in a standard 0.13-”m and 65-nm CMOS technology, respectively, are presented, along with the experimental results of both the low-pass filters and the second receiver version. The second UWB filter design was also embedded with an ADC into the baseband of a 60-GHz 65-nm CMOS radio receiver. In addition, a third-order 1-GHz gm-C low-pass filter was designed, rather as a test structure, for the same receiver. The experimental results of the receiver and the third gm-C filter implementation are presented

    LOW-POWER FREQUENCY SYNTHESIS BASED ON INJECTION LOCKING

    Get PDF
    Ph.DDOCTOR OF PHILOSOPH

    CMOS radio frequency circuits for short-range direct-conversion receivers

    Get PDF
    The research described in this thesis is focused on the design and implementation of radio frequency (RF) circuits for direct-conversion receivers. The main interest is in RF front-end circuits, which contain low-noise amplifiers, downconversion mixers, and quadrature local oscillator signal generation circuits. Three RF front-end circuits were fabricated in a short-channel CMOS process and experimental results are presented. A low-noise amplifier (LNA) is typically the first amplifying block in the receiver. A large number of LNAs have been reported in the literature. In this thesis, wideband LNA structures are of particular interest. The most common and relevant LNA topologies are analyzed in detail in the frequency domain and theoretical limitations are found. New LNA structures are presented and a comparison to the ones found in the literature is made. In this work, LNAs are implemented with downconversion mixers as RF front-ends. The designed mixers are based on the commonly used Gilbert cell. Different mixer implementation alternatives are presented and the design of the interface between the LNA and the downconversion mixer is discussed. In this work, the quadrature local oscillator signal is generated either by using frequency dividers or polyphase filters (PPF). Different possibilities for implementing frequency dividers are briefly described. Polyphase filters were already introduced by the 1970s and integrated circuit (IC) realizations to generate quadrature signals have been published since the mid-1990s. Although several publications where the performance of the PPFs has been studied either by theoretical calculations or simulations can be found in the literature, none of them covers all the relevant design parameters. In this thesis, the theory behind the PPFs is developed such that all the relevant design parameters needed in the practical circuit design have been calculated and presented with closed-form equations whenever possible. Although the main focus was on twoand three-stage PPFs, which are the most common ones encountered in practical ICs, the presented calculation methods can be extended to analyze the performance of multistage PPFs as well. The main application targets of the circuits presented in this thesis are the short-range wireless sensor system and ultrawideband (UWB). Sensors are capable of monitoring temperature, pressure, humidity, or acceleration, for example. The amount of transferred data is typically small and therefore a modest bit rate, less than 1 Mbps, is adequate. The sensor system applied in this thesis operates at 2.4-GHz ISM band (Industrial, Scientific, and Medical). Since the sensors must be able to operate independently for several years, extremely low power consumption is required. In sensor radios, the receiver current consumption is dominated by the blocks and elements operating at the RF. Therefore, the target was to develop circuits that can offer satisfactory performance with a current consumption level that is small compared to other receivers targeted for common cellular systems. On the other hand, there is a growing need for applications that can offer an extremely high data rate. UWB is one example of such a system. At the moment, it can offer data rates of up to 480 Mbps. There is a frequency spectrum allocated for UWB systems between 3.1 and 10.6 GHz. The UWB band is further divided into several narrower band groups (BG), each occupying a bandwidth of approximately 1.6 GHz. In this work, a direct-conversion RF front-end is designed for a dual-band UWB receiver, which operates in band groups BG1 and BG3, i.e. at 3.1 – 4.8 GHz and 6.3 – 7.9 GHz frequency areas, respectively. Clearly, an extremely wide bandwidth combined with a high operational frequency poses challenges for circuit design. The operational bandwidths and the interfaces between the circuit blocks need to be optimized to cover the wanted frequency areas. In addition, the wideband functionality should be achieved without using a number of on-chip inductors in order to minimize the die area, and yet the power consumption should be kept as small as possible. The characteristics of the two main target applications are quite different from each other with regard to power consumption, bandwidth, and operational frequency requirements. A common factor for both is their short, i.e. less than 10 meters, range. Although the circuits presented in this thesis are targeted on the two main applications mentioned above, they can be utilized in other kind of wireless communication systems as well. The performance of three experimental circuits was verified with measurements and the results are presented in this work. Two of them have been a part of a whole receiver including baseband amplifiers and filters and analog-to-digital converters. Experimental circuits were fabricated in a 0.13-”m CMOS process. In addition, this thesis includes design examples where new circuit ideas and implementation possibilities are introduced by using 0.13-”m and 65-nm CMOS processes. Furthermore, part of the theory presented in this thesis is validated with design examples in which actual IC component models are used.TĂ€ssĂ€ vĂ€itöskirjassa esitetty tutkimus keskittyy suoramuunnosvastaanottimen radiotaajuudella (radio frequency, RF) toimivien piirien suunnitteluun ja toteuttamiseen. Työ keskittyy vĂ€hĂ€kohinaiseen vahvistimeen (low-noise amplifier, LNA), alassekoittajaan ja kvadratuurisen paikallisoskillaattorisignaalin tuottavaan piiriin. TyössĂ€ toteutettiin kolme RF-etupÀÀtĂ€ erittĂ€in kapean viivanleveyden CMOS-prosessilla, ja niiden kokeelliset tulokset esitetÀÀn. VĂ€hĂ€kohinainen vahvistin on yleensĂ€ ensimmĂ€inen vahvistava lohko vastaanottimessa. Useita erilaisia vĂ€hĂ€kohinaisia vahvistimia on esitetty kirjallisuudessa. TĂ€mĂ€n työn kohteena ovat eritoten laajakaistaiset LNA-rakenteet. TĂ€ssĂ€ työssĂ€ analysoidaan taajuustasossa yleisimmĂ€t ja oleellisimmat LNA-topologiat. LisĂ€ksi uusia LNA-rakenteita on esitetty tĂ€ssĂ€ työssĂ€ ja niitĂ€ on verrattu muihin kirjallisuudessa esitettyihin piireihin. TĂ€ssĂ€ työssĂ€ LNA:t on toteutettu yhdessĂ€ alassekoittimen kanssa muodostaen RF-etupÀÀn. TyössĂ€ suunnitellut alassekoittimet perustuvat yleisesti kĂ€ytettyyn Gilbertin soluun. Erilaisia sekoittajan suunnitteluvaihtoehtoja ja LNA:n ja alassekoittimen vĂ€lisen rajapinnan toteutustapoja on esitetty. TĂ€ssĂ€ työssĂ€ kvadratuurinen paikallisoskillaattorisignaali on muodostettu joko kĂ€yttĂ€mĂ€llĂ€ taajuusjakajia tai monivaihesuodattimia. Erilaisia taajuusjakajia ja niiden toteutustapoja kĂ€sitellÀÀn yleisellĂ€ tasolla. Monivaihesuodatinta, joka on alunperin kehitetty jo 1970-luvulla, on kĂ€ytetty integroiduissa piireissĂ€ kvadratuurisignaalin tuottamiseen 1990-luvun puolivĂ€listĂ€ lĂ€htien. Kirjallisuudesta löytyy lukuisia artikkeleita, joissa monivaihesuodattimen toimintaa on kĂ€sitelty teoreettisesti laskien ja simuloinnein. Kuitenkaan kaikkia sen suunnitteluparametreja ei tĂ€hĂ€n mennessĂ€ ole kĂ€sitelty. TĂ€ssĂ€ työssĂ€ monivaihesuodattimen teoriaa on kehitetty edelleen siten, ettĂ€ kĂ€ytĂ€nnön piirisuunnittelussa tarvittavat oleelliset parametrit on analysoitu ja suunnitteluyhtĂ€löt on esitetty suljetussa muodossa aina kuin mahdollista. Vaikka työssĂ€ on keskitytty yleisimpiin eli kaksi- ja kolmiasteisiin monivaihesuodattimiin, on työssĂ€ esitetty menetelmĂ€t, joilla laskentaa voidaan jatkaa aina useampiasteisiin suodattimiin asti. TyössĂ€ esiteltyjen piirien pÀÀkohteina ovat lyhyen kantaman sensoriradio ja erittĂ€in laajakaistainen jĂ€rjestelmĂ€ (ultrawideband, UWB). Sensoreilla voidaan tarkkailla esimerkiksi ympĂ€ristön lĂ€mpötilaa, kosteutta, painetta tai kiihtyvyyttĂ€. SiirrettĂ€vĂ€n tiedon mÀÀrĂ€ on tyypillisesti vĂ€hĂ€istĂ€, jolloin pieni tiedonsiirtonopeus, alle 1 megabitti sekunnissa, on vĂ€lttĂ€vĂ€. TĂ€mĂ€n työn kohteena oleva sensoriradiojĂ€rjestelmĂ€ toimii kapealla kaistalla 2,4 gigahertsin ISM-taajuusalueella (Industrial, Scientific, and Medical). Koska sensorien tavoitteena on toimia itsenĂ€isesti ilman pariston vaihtoa useita vuosia, tĂ€ytyy niiden kuluttaman virran olla erittĂ€in vĂ€hĂ€istĂ€. Sensoriradiossa vastaanottimen tehonkulutuksen kannalta mÀÀrÀÀvĂ€ssĂ€ asemassa ovat radiotaajuudella toimivat piirit. Tavoitteena oli tutkia ja kehittÀÀ piirirakenteita, joilla pÀÀstÀÀn tyydyttĂ€vÀÀn suorituskykyyn tehonkulutuksella, joka on vĂ€hĂ€inen verrattuna muiden tavallisten langattomien tiedonsiirtojĂ€rjestelmien radiovastaanottimiin. Toisaalta viime aikoina on kasvanut tarvetta myös jĂ€rjestelmille, jotka kykenevĂ€t tarjoamaan erittĂ€in korkean tiedonsiirtonopeuden. UWB on esimerkki tĂ€llaisesta jĂ€rjestelmĂ€stĂ€. TĂ€llĂ€ hetkellĂ€ se tarjoaa tiedonsiirtonopeuksia aina 480 megabittiin sekunnissa. UWB:lle on varattu taajuusalueita 3,1 ja 10,6 gigahertsin taajuuksien vĂ€lillĂ€. Kyseinen kaista on edelleen jaettu pienempiin taajuusryhmiin (band group, BG), joiden kaistanleveys on noin 1,6 gigahertsiĂ€. TĂ€ssĂ€ työssĂ€ on toteutettu RF-etupÀÀ radiovastaanottimeen, joka pystyy toimimaan BG1:llĂ€ ja BG3:lla eli taajuusalueilla 3,1 - 4,7 GHz ja 6,3 - 7,9 GHz. ErittĂ€in suuri kaistanleveys yhdistettynĂ€ korkeaan toimintataajuuteen tekee radiotaajuuspiirien suunnittelusta haasteellista. Piirirakenteiden toimintakaistat ja piirien vĂ€liset rajapinnat tulee optimoida riittĂ€vĂ€n laajoiksi kĂ€yttĂ€mĂ€ttĂ€ kuitenkaan liian montaa piille integroitua kelaa piirin pinta-alan minimoimiseksi, ja lisĂ€ksi piirit tulisi toteuttaa mahdollisimman alhaisella tehonkulutuksella. TyössĂ€ esiteltyjen piirien kaksi pÀÀkohdetta ovat hyvin erityyppisiĂ€, mitĂ€ tulee tehonkulutus-, kaistanleveys- ja toimintataajuusvaatimuksiin. YhteistĂ€ molemmille on lyhyt, alle 10 metrin kantama. Vaikka tĂ€ssĂ€ työssĂ€ esitellyt piirit onkin kohdennettu kahteen pÀÀsovelluskohteeseen, voidaan esitettyjĂ€ piirejĂ€ kĂ€yttÀÀ myös muiden tiedonsiirtojĂ€rjestelmien piirien suunnitteluun. TĂ€ssĂ€ työssĂ€ esitetÀÀn mittaustuloksineen yhteensĂ€ kolme kokeellista piiriĂ€ yllĂ€mainittuihin jĂ€rjestelmiin. Kaksi ensimmĂ€istĂ€ kokeellista piiriĂ€ muodostaa kokonaisen radiovastaanottimen yhdessĂ€ analogisten kantataajuusosien ja analogia-digitaali-muuntimien kanssa. Esitetyt kokeelliset piirit on toteutettu kĂ€yttĂ€en 0,13 ”m:n viivanleveyden CMOS-tekniikkaa. NĂ€iden lisĂ€ksi työ pitÀÀ sisĂ€llÀÀn piirisuunnitteluesimerkkejĂ€, joissa esitetÀÀn ideoita ja mahdollisuuksia kĂ€yttĂ€en 0,13 ”m:n ja 65 nm:n viivanleveyden omaavia CMOS-tekniikoita. LisĂ€ksi piirisuunnitteluesimerkein havainnollistetaan työssĂ€ esitetyn teorian paikkansapitĂ€vyyttĂ€ kĂ€yttĂ€mĂ€llĂ€ oikeita komponenttimalleja.reviewe

    A digital polar transmitter for multi-band OFDM Ultra-WideBand

    No full text
    Linear power amplifiers used to implement the Ultra-Wideband standard must be backed off from optimum power efficiency to meet the standard specifications and the power efficiency suffers. The problem of low efficiency can be mitigated by polar modulation. Digital polar architectures have been employed on numerous wireless standards like GSM, EDGE, and WLAN, where the fractional bandwidths achieved are only about 1%, and the power levels achieved are often in the vicinity of 20 dBm. Can the architecture be employed on wireless standards with low-power and high fractional bandwidth requirements and yet achieve good power efficiency? To answer these question, this thesis studies the application of a digital polar transmitter architecture with parallel amplifier stages for UWB. The concept of the digital transmitter is motivated and inspired by three factors. First, unrelenting advances in the CMOS technology in deep-submicron process and the prevalence of low-cost Digital Signal processing have resulted in the realization of higher level of integration using digitally intensive approaches. Furthermore, the architecture is an evolution of polar modulation, which is known for high power efficiency in other wireless applications. Finally, the architecture is operated as a digital-to-analog converter which circumvents the use of converters in conventional transmitters. Modeling and simulation of the system architecture is performed on the Agilent Advanced Design System Ptolemy simulation platform. First, by studying the envelope signal, we found that envelope clipping results in a reduction in the peak-to-average power ratio which in turn improves the error vector magnitude performance (figure of merit for the study). In addition, we have demonstrated that a resolution of three bits suffices for the digital polar transmitter when envelope clipping is performed. Next, this thesis covers a theoretical derivation for the estimate of the error vector magnitude based on the resolution, quantization and phase noise errors. An analysis on the process variations - which result in gain and delay mismatches - for a digital transmitter architecture with four bits ensues. The above studies allow RF designers to estimate the number of bits required and the amount of distortion that can be tolerated in the system. Next, a study on the circuit implementation was conducted. A DPA that comprises 7 parallel RF amplifiers driven by a constant RF phase-modulated signal and 7 cascode transistors (individually connected in series with the bottom amplifiers) digitally controlled by a 3-bit digitized envelope signal to reconstruct the UWB signal at the output. Through the use of NFET models from the IBM 130-nm technology, our simulation reveals that our DPA is able to achieve an EVM of - 22 dB. The DPA simulations have been performed at 3.432 GHz centre frequency with a channel bandwidth of 528 MHz, which translates to a fractional bandwidth of 15.4%. Drain efficiencies of 13.2/19.5/21.0% have been obtained while delivering -1.9/2.5/5.5 dBm of output power and consuming 5/9/17 mW of power. In addition, we performed a yield analysis on the digital polar amplifier, based on unit-weighted and binary-weighted architecture, when gain variations are introduced in all the individual stages. The dynamic element matching method is also introduced for the unit-weighted digital polar transmitter. Monte Carlo simulations reveal that when the gain of the amplifiers are allowed to vary at a mean of 1 with a standard deviation of 0.2, the binary-weighted architecture obtained a yield of 79%, while the yields of the unit-weighted architectures are in the neighbourhood of 95%. Moreover, the dynamic element matching technique demonstrates an improvement in the yield by approximately 3%. Finally, a hardware implementation for this architecture based on software-defined arbitrary waveform generators is studied. In this section, we demonstrate that the error vector magnitude results obtained with a four-stage binary-weighted digital polar transmitter under ideal combining conditions fulfill the European Computer Manufacturers Association requirements. The proposed experimental setup, believed to be the first ever attempted, confirm the feasibility of a digital polar transmitter architecture for Ultra-Wideband. In addition, we propose a number of power combining techniques suitable for the hardware implementation. Spatial power combining, in particular, shows a high potential for the digital polar transmitter architecture. The above studies demonstrate the feasibility of the digital polar architecture with good power efficiency for a wideband wireless standard with low-power and high fractional bandwidth requirements

    Energy Evaluation of PMCMTP for Large-Scale Wireless Sensor Networks

    Get PDF
    10International audiencePMCMTP is a Prioritized Multi-Channel Multi- Time slot MAC protocol that the authors have proposed for allowing to simultaneous use of several frequency channels. This protocol is designed for UWB of IEEE802.15.4a but it can also be used over IEEE802.15.4. In this paper, we design and implement a testbed of this protocol to demonstrate its practical implementability. Due to the unavailability of UWB transceiver, the testbed has been performed using classic 2.4GHz WSN transceivers. To reduce the complexity of resource sharing, the global network is composed of a set of Personal Area Networks (PANs) or cells. So, the PMCMTPs experiments are performed for a single PAN and two PANs

    Study and miniaturisation of antennas for ultra wideband communication systems

    Get PDF
    PhDWireless communications have been growing with an astonishing rate over the past few years and wireless terminals for future applications are required to provide diverse services. This rising demand prompts the needs for antennas able to cover multiple bandwidths or an ultrawide bandwidth for various systems. Since the release by the Federal Communications Commission (FCC) of a bandwidth of 7.5 GHz (from 3.1 GHz to 10.6 GHz) for ultra wideband (UWB) wireless communications, UWB has been rapidly evolving as a potential wireless technology and UWB antennas have consequently drawn more and more attention from both academia and industries worldwide. Unlike traditional narrow band antennas, design and analysis of UWB antennas are facing more challenges and difficulties. A competent UWB antenna should be capable of operating over an ultra wide bandwidth as assigned by the FCC. At the same time, a small and compact antenna size is highly desired, due to the integration requirement of entire UWB systems. Another key requirement of UWB antennas is the good time domain behaviour, i.e. a good impulse response with minimal distortion. This thesis focuses on UWB antenna miniaturisation and analysis. Studies have been undertaken to cover the aspects of UWB fundamentals and antenna theory. Extensive investigations are also conducted on three different types of miniaturised UWB antennas. 5 The first type of miniaturised UWB antenna studied in this thesis is the loaded orthogonal half disc monopole antenna. An inductive load is introduced to broaden the impedance bandwidth as well as the pattern bandwidth, in other words, an equivalent size reduction is realised. The second type of miniaturised UWB antenna is the printed half disc monopole antenna. By simply halving the original antenna and tuning the width of the coplanar ground plane, a significant more than 50% size reduction is achieved. The third type of miniaturised UWB antenna is the printed quasi-self-complementary antenna. By exploiting a quasi-self-complementary structure and a built-in matching section, a small and compact antenna dimension is achieved. The performances and characteristics of the three types of miniaturised UWB antennas are studied both numerically and experimentally and the design parameters for achieving optimal operation of the antennas are also analysed extensively in order to understand the antenna operations. Also, time domain performance of the Coplanar Waveguide (CPW)-fed disc monopole antenna is examined in this thesis to demonstrate the importance of time domain study on UWB antennas. Over the past few years of my PhD study, I feel honoured and lucky to work with some of the most prestigious researchers in the Department of Electronic Engineering, Queen Mary, University of London. I would like to show my most cordial gratitude to those who have been helping me during the past few years. There would be no any progress without their generous and sincere support. First of all, I would like to thank my supervisors Professor Clive Parini and Professor Xiaodong Chen, for their kind supervision and encouragement. I am impressed by their notable academic background and profound understanding of the subjects, which have proved to be immense benefits to me. It has been my great pleasure and honour to be under their supervision and work with them. Second of all, I would like to thank Mr John Dupuy for his help in the fabrication and measurement of antennas I have designed during my PhD study. Also, a special acknowledgement goes to all of the staff for all the assistance throughout my graduate program

    Radio-frequency integrated-circuit design for CMOS single-chip UWB systems

    Get PDF
    Low cost, a high-integrated capability, and low-power consumption are the basic requirements for ultra wide band (UWB) system design in order for the system to be adopted in various commercial electronic devices in the near future. Thus, the highly integrated transceiver is trended to be manufactured by companies using the latest silicon based complimentary metal-oxide-silicon (CMOS) processes. In this dissertation, several new structural designs are proposed, which provide solutions for some crucial RF blocks in CMOS for UWB for commercial applications. In this dissertation, there is a discussion of the development, as well as an illustration, of a fully-integrated ultra-broadband transmit/receive (T/R) switch which uses nMOS transistors with deep n-well in a standard 0.18-ÎŒm CMOS process. The new CMOS T/R switch exploits patterned-ground-shield on-chip inductors together with MOSFET’s parasitic capacitances in order to synthesize artificial transmission lines which result in low insertion loss over an extremely wide bandwidth. Within DC-10 GHz, 10-18 GHz, and 18-20 GHz, the developed CMOS T/R switch exhibits insertion loss of less than 0.7, 1.0 and 2.5 dB and isolation between 32-60 dB, 25-32 dB, and 25-27 dB, respectively. The measured 1-dB power compression point and input third-order intercept point reach as high as 26.2 and 41 dBm, respectively. Further, there is a discussion and demonstration of a tunable Carrier-based Time-gated UWB transmitter in this dissertation which uses a broadband multiplier, a novel fully integrated single pole single throw (SPST) switch designed by the CMOS process, where a tunable instantaneous bandwidth from 500 MHz to 4 GHz is exhibited by adjusting the width of the base band impulses in time domain. The SPST switch utilizes the synthetic transmission line concept and multiple reflections technique in order to realize a flat insertion loss less than 1.5 dB from 3.1 GHz to 10.6 GHz and an extremely high isolation of more than 45 dB within this frequency range. A fully integrated complementary LC voltage control oscillator (VCO), designed with a tunable buffer, operates from 4.6 GHz to 5.9 GHz. The measurement results demonstrate that the integrated VCO has a very low phase noise of –117 dBc/ Hz at 1 MHz offset. The fully integrated VCO achieves a very high figure of merit (FOM) of 183.5 using standard CMOS process while consuming 4 mA DC current
    corecore