2 research outputs found

    Switched Capacitor Loop Filter ์™€ Source Switched Charge Pump ๋ฅผ ์ด์šฉํ•œ Phase-Locked Loop ์˜ ์„ค๊ณ„

    Get PDF
    ํ•™์œ„๋…ผ๋ฌธ(์„์‚ฌ) -- ์„œ์šธ๋Œ€ํ•™๊ต๋Œ€ํ•™์› : ๊ณต๊ณผ๋Œ€ํ•™ ์ „๊ธฐยท์ •๋ณด๊ณตํ•™๋ถ€, 2022.2. ์ •๋•๊ท .This thesis proposes a low integrated RMS jitter and low reference spur phase locked loop (PLL) using a switched capacitor loop filter and source switched charge pump. The PLL employs a single tunable charge pump which reduces current mis match across wide control voltage range and charge sharing effect to get high perfor mance of reference spur level. The switched capacitor loop filter is adopted to achieve insensitivity to temperature, supply voltage, and process variation of a resistor. The proposed PLL covers a wide frequency range and has a low integrated RMS jitter and low reference spur level to target various interface standards. The mechanism of switched capacitor loop filter and source switched charge pump is analyzed. Fabricated in 40 nm CMOS technology, the proposed analog PLL provides four phase for a quarter-rate transmitter, consumes 6.35 mW at 12 GHz using 750 MHz reference clock, and occupies an 0.008 mm2 with an integrated RMS jitter (10 kHz to 100 MHz) of 244.8 fs. As a result, the PLL achieves a figure of merit (FoM) of -244.2 dB with high power efficiency of 0.53 mW/GHz, and reference spur level is -60.3 dBc.๋ณธ ๋…ผ๋ฌธ์—์„œ๋Š” ๋‚ฎ์€ RMS jitter ์™€ ๋‚ฎ์€ ๋ ˆํผ๋Ÿฐ์Šค ์Šคํผ๋ฅผ ๊ฐ€์ง€๋ฉฐ ์Šค์œ„์น˜์ถ•์ „๊ธฐ ๋ฃจํ”„ ํ•„ํ„ฐ์™€ ์†Œ์Šค ์Šค์œ„์น˜ ์ „ํ•˜ ํŽŒํ”„๋ฅผ ์ด์šฉํ•œ PLL ์„ ์ œ์•ˆํ•œ๋‹ค. ์ œ์•ˆ๋œ PLL ์€ ๋ ˆํผ๋Ÿฐ์Šค ์Šคํผ์˜ ์„ฑ๋Šฅ์„ ์œ„ํ•ด ๋„“์€ ์ปจํŠธ๋กค ์ „์••์˜ ๋ฒ”์œ„ ๋™์•ˆ ์ „๋ฅ˜์˜ ์˜ค์ฐจ๋ฅผ ์ค„์—ฌ์ฃผ๊ณ  ์ „ํ•˜ ๊ณต์œ  ํšจ๊ณผ๋ฅผ ์ค„์—ฌ์ฃผ๋Š” ํ•˜๋‚˜์˜ ์กฐ์ ˆ ๊ฐ€๋Šฅํ•œ ์ „ํ•˜ ํŽŒํ”„๋ฅผ ์‚ฌ์šฉํ•˜์˜€๋‹ค. ์ €ํ•ญ์˜ ์˜จ๋„, ๊ณต๊ธ‰ ์ „์••, ๊ณต์ • ๋ณ€ํ™”์— ๋”ฐ๋ฅธ ๋ฏผ๊ฐ๋„๋ฅผ ๋‚ฎ์ถ”๊ธฐ ์œ„ํ•ด ์Šค์œ„์น˜ ์ถ•์ „๊ธฐ ๋ฃจํ”„ ํ•„ํ„ฐ๊ฐ€ ์‚ฌ์šฉ๋˜์—ˆ๋‹ค. ๋‹ค์–‘ํ•œ ์ธํ„ฐํŽ˜์ด์Šค ํ‘œ์ค€์„ ์ง€์›ํ•˜๊ธฐ ์œ„ํ•ด ์ œ์•ˆํ•˜๋Š” PLL ์€ ๋„“์€ ์ฃผํŒŒ์ˆ˜ ๋ฒ”์œ„๋ฅผ ์ง€์›ํ•˜๊ณ  ๋‚ฎ์€ RMS jitter ์™€ ๋‚ฎ์€ ๋ ˆํผ๋Ÿฐ์Šค ์Šคํผ๋ฅผ ๊ฐ–๋Š”๋‹ค. ์Šค์œ„์น˜ ์ถ•์ „๊ธฐ ๋ฃจํ”„ ํ•„ํ„ฐ์™€ ์†Œ์Šค ์Šค์œ„์น˜ ์ „ํ•˜ ํŽŒํ”„์˜ ๋™์ž‘ ์›๋ฆฌ์— ๋Œ€ํ•ด ๋ถ„์„ํ•˜์˜€๋‹ค. 40 nm CMOS ๊ณต์ •์œผ๋กœ ์ œ์ž‘๋˜์—ˆ์œผ๋ฉฐ, ์ œ์•ˆ๋œ ํšŒ๋กœ๋Š” quarter-rate ์†ก์‹ ๊ธฐ๋ฅผ ์œ„ํ•ด 4 ๊ฐœ์˜ phase ๋ฅผ ๋งŒ๋“ค์–ด๋‚ด๋ฉฐ 750 MHz ์˜ ๋ ˆํผ๋Ÿฐ์Šค ํด๋ฝ์„ ์ด์šฉํ•˜์—ฌ 12 GHz ์—์„œ 6.35 mW ์˜ power ๋ฅผ ์†Œ๋ชจํ•˜๊ณ  0.008mm2 ์˜ ์œ ํšจ ๋ฉด์ ์„ ์ฐจ์ง€ํ•˜๊ณ  10 kHz ๋ถ€ํ„ฐ 100 MHz ๊นŒ์ง€ ์ ๋ถ„ํ–ˆ์„ ๋•Œ์˜ RMS jitter ๊ฐ’์€ 244.8fs ์ด๋‹ค. ์ œ์•ˆํ•˜๋Š” PLL ์€ -244.2 dB ์˜ FoM, 0.53 mW/GHz ์˜ power ํšจ์œจ์„ ๋‹ฌ์„ฑํ–ˆ์œผ๋ฉฐ ๋ ˆํผ๋Ÿฐ์Šค ์Šคํผ๋Š” -60.3 dBc ์ด๋‹คCHAPTER 1 INTRODUCTION 1 1.1 MOTIVATION 1 1.2 THESIS ORGANIZATION 3 CHAPTER 2 BACKGROUNDS 4 2.1 CLOCK GENERATION IN SERIAL LINK 4 2.2 PLL BUILDING BLOCKS 6 2.2.1 OVERVIEW 6 2.2.2 PHASE FREQUENCY DETECTOR 7 2.2.3 CHARGE PUMP AND LOOP FILTER 9 2.2.4 VOLTAGE CONTROLLED OSCILLATOR 10 2.2.5 FREQUENCY DIVIDER 13 2.3 PLL LOOP ANALYSIS 15 CHAPTER 3 PLL WITH SWITCHED CAPACITOR LOOP FILTER AND SOURCE SWITCHED CHARGE PUMP 19 3.1 DESIGN CONSIDERATION 19 3.2 PROPOSED ARCHITECTURE 21 3.3 CIRCUIT IMPLEMENTATION 23 3.3.1 PHASE FREQUENCY DETECTOR 23 3.3.2 SOURCE SWITCHED CHARGE PUMP 26 3.3.3 SWITCHED CAPACITOR LOOP FILTER 30 3.3.4 VOLTAGE CONTROLLED OSCILLATOR 35 3.3.5 POST VCO AMPLIFIER 39 3.3.6 FREQUENCY DIVIDER 40 CHAPTER 4 MEASUREMENT RESULTS 43 4.1 CHIP PHOTOMICROGRAPH 43 4.2 MEASUREMENT SETUP 45 4.3 MEASURED PHASE NOISE AND REFERENCE SPUR 47 4.4 PERFORMANCE SUMMARY 50 CHAPTER 5 CONCLUSION 52 BIBLIOGRAPHY 53 ์ดˆ ๋ก 58์„

    Implementation feasibility of an integrated LPDDR4 PHY block

    Get PDF
    One of the bottlenecks in the performance of academic RISC-V ASIC processors is high-speed memory access. The use of high speed DDR RAM chips on the board requires the integration in the ASIC of a very complex physical interface block (PHY) that encompasses analog and digital parts. This PHY block is thus technology-specific and very expensive to acquire. Recently, Wavious Ltd. published an open-source description of an LPDDR4x and LPDDR5 with an Apache license containing the digital part and wrappers for the analog parts. This master's thesis will start from this implementation, and will study the feasibility and cost of implementation of this IP for the Barcelona Supercomputing Center RISC-V processor initiative
    corecore