1 research outputs found

    A Fast Sequential Learning Technique for Real Circuits with Application to Enhancing ATPG Performance

    Get PDF
    This paper presents an efficient and novel method for sequential learning of implications, invalid states, and tied gates. It can handle real industrial circuits, with multiple clock domains and partial set/reset. The application of this method to improve the efficiency of sequential ATPG is also demonstrated by achieving higher fault coverages and lower test generation times
    corecore