Enhanced Ge n(+)/p Junction Performance Using Cryogenic Phosphorus Implantation

Abstract

In this paper, we present a detailed study of temperature-based ion implantation of phosphorus dopants in Ge for varying dose and anneal conditions through fabricated n(+)/p junctions and n-type MOSFETs (nMOSFETs). In comparison with room temperature (RT) (25 degrees C) and hot (400 degrees C) implantation, cryogenic (-100 degrees C) implantation with a dose of 2.2e15 cm(-2) followed by a (400 degrees C) rapid thermal annealing leads to 1) lower junction leakage with higher activation energy and 2) lower sheet resistance with higher dopant activation and shallower junction depth. Gate-last Ge nMOSFETs fabricated using cryogenic implanted n(+)/p source/drain junction (2.2e15 cm(-2)) exhibit lower OFF-current (upto 5x) and higher ON-current compared with RT (25 degrees C) and hot (400 degrees C) implanted nMOSFETs. This paper demonstrates that cryogenic implantation (-100 degrees C) can enable high-performance Ge nMOSFETs by alleviating the problems of lower activation and high diffusion of phosphorus in Ge

    Similar works

    Full text

    thumbnail-image

    Available Versions