Data Reuse Driven Memory and Network-on-Chip Co-Synthesis *

Abstract

isse. @ ics.uci.edu NoCs present a possible communication infrastructure solution to deal with increased design complexity and shrinking time-to-market. The communication infrastructure is a significant source of energy consumption and many attempts at energy efficient NoC synthesis have been proposed. However, in addition to the communication subsystem, the memory subsystem is an important contributor to chip energy consumption. These two subsystems are not independent, and a design with the lowest memory power consumption may not have the lowest overall power consumption. In this paper we propose to exploit a data reuse analysis approach for cosynthesis of memory and NoC communication architectures. We present a co-synthesis heuristic targeting NoCs, such a

    Similar works

    Full text

    thumbnail-image

    Available Versions