RAVENS is a neuroprocessor that has been developed by the TENNLab research
group at the University of Tennessee. Its main focus has been as a vehicle for
chip design with memristive elements; however it has also been the vehicle for
all-digital CMOS development, plus it has implementations on FPGA's,
microcontrollers and software simulation. The software simulation is supported
by the TENNLab neuromorphic software framework so that researchers may develop
RAVENS solutions for a variety of neuromorphic computing applications. This
document provides a functional specification of RAVENS that should apply to all
implementations of the RAVENS neuroprocessor.Comment: 17 pages, 11 figure