Design and Characterization of a 5.2 GHz/2.4 GHz <inline-formula><graphic file="1687-1499-2006-048489-i1.gif"/></inline-formula> Fractional- <inline-formula><graphic file="1687-1499-2006-048489-i2.gif"/></inline-formula> Frequency Synthesizer for Low-Phase Noise Performance

Abstract

<p/> <p>This paper presents a complete noise analysis of a <inline-formula><graphic file="1687-1499-2006-048489-i3.gif"/></inline-formula>-based fractional- <inline-formula><graphic file="1687-1499-2006-048489-i4.gif"/></inline-formula> phase-locked loop (PLL) based frequency synthesizer. Rigorous analytical and empirical formulas have been given to model various phase noise sources and spurious components and to predict their impact on the overall synthesizer noise performance. These formulas have been applied to an integrated multiband WLAN frequency synthesizer RFIC to demonstrate noise minimization through judicious choice of loop parameters. Finally, predicted and measured phase jitter showed good agreement. For an LO frequency of 4.3 GHz, predicted and measured phase noise was <inline-formula><graphic file="1687-1499-2006-048489-i5.gif"/></inline-formula> rms and <inline-formula><graphic file="1687-1499-2006-048489-i6.gif"/></inline-formula> rms, respectively.</p

    Similar works

    Full text

    thumbnail-image