12 research outputs found

    CEDA: Control-Flow Error Detection Using Assertions

    Full text link

    to generate native-mode

    No full text
    static timing analysis and verification engine

    ACCE: Automatic correction of control-flow errors

    No full text

    Functionally valid gate-level peak power estimation for processors

    No full text

    Automatic Generation of Instructions to Robustly Test Delay Defects in Processors

    No full text

    A low-cost concurrent error detection technique for processor control logic

    No full text
    This paper presents a concurrent error detection tech-nique targeted towards control logic in a processor with em-phasis on low area overhead. Rather than detect all mod-eled transient faults, the technique selects faults which have a high probability of causing damage to the architectural state of the processor and protects the circuit against these faults. Fault detection is achieved through a series of asser-tions. Each assertion is an implication from inputs to the outputs of a combinational circuit. Fault simulation exper-iments performed on control logic modules of an industrial processor suggest that high reduction in damage causing faults can be achieved with a low overhead.
    corecore