6 research outputs found

    Comparison of in-situ delay monitors for use in Adaptive Voltage Scaling

    Get PDF
    In Adaptive Voltage Scaling (AVS) the supply voltage of digital circuits is tuned according to the circuit's actual operating condition, which enables dynamic compensation to PVTA variations. By exploiting the excessive safety margins added in state-of-the-art worst-case designs considerable power saving is achieved. In our approach, the operating condition of the circuit is monitored by in-situ delay monitors. This paper presents different designs to implement the in-situ delay monitors capable of detecting late but still non-erroneous transitions, called Pre-Errors. The developed Pre-Error monitors are integrated in a 16 bit multiplier test circuit and the resulting Pre-Error AVS system is modeled by a Markov chain in order to determine the power saving potential of each Pre-Error detection approach

    Adaptive Voltage Scaling by In-situ Delay Monitoring

    No full text

    Design of In-situ Delay Monitors

    No full text

    Techniques: Putting the Silicon to Work

    No full text

    Evaluation of the Pre-Error AVS Approach

    No full text
    corecore