2 research outputs found

    Implementations of Signal-Processing Algorithms for OFDM Systems

    Get PDF

    VLSI Architectures for Sliding-Window-Based Space-Time Turbo Trellis Code Decoders

    No full text
    The VLSI implementation of SISO-MAP decoders used for traditional iterative turbo coding has been investigated in the literature. In this paper, a complete architectural model of a space-time turbo code receiver that includes elementary decoders is presented. These architectures are based on newly proposed building blocks such as a recursive add-compare-select-offset (ACSO) unit, A-, B-, Γ-, and LLR output calculation modules. Measurements of complexity and decoding delay of several sliding-window-technique-based MAP decoder architectures and a proposed parameter set lead to defining equations and comparison between those architectures
    corecore