5 research outputs found

    Signed digit addition and related operations with threshold logic

    Full text link

    Design of Fast Pipelined Multiplier using Modified Redundant Adder

    Full text link

    Signed digit addition and related operations with threshold logic

    No full text

    Computer Architectures Using Nanotechnology

    Get PDF

    S.Vassiliadis. Signed Digit Addition and Related Operations with Threshold Logic

    No full text
    AbstractÐAssuming signed digit number representations, we investigate the implementation of some addition related operations assuming linear threshold networks. We measure the depth and size of the networks in terms of linear threshold gates. We show first that a depth-2 network with O…n † size, weight, and fan-in complexities can perform signed digit symmetric functions. Consequently, assuming radix-2 signed digit representation, we show that the two operand addition can be performed by a threshold network of depth-2 having O…n † size complexity and O…1 † weight and fan-in complexities. Furthermore, we show that, assuming radix-…2n 1† signed digit representations, the multioperand addition can be computed by a depth-2 network withO…n 3 † size with the weight and fanin complexities being polynomially bounded. Finally, we show that multiplication can be performed by a linear threshold network of depth-3 with the size of O…n 3 † requiring O…n 3 † weights and O…n 2 logn † fan-in. Index TermsÐComputer arithmetic, signed-digit number representation, signed-digit arithmetic, carry-free addition, redundant adders, redundant multipliers, threshold logic, neural networks.
    corecore