2 research outputs found

    An Effective Instruction Cache Prefetch Policy by Exploiting Cache History Information

    No full text
    Abstract. The hit ratio of the first level cache is one of the most important factors in determining the performance of embedded computer systems. Prefetching from lower level memory structure is one of the techniques for improving the hit ratio of the first level cache. This paper proposes an effective prefetch scheme for the first level instruction cache by exploiting cache history information. The proposed scheme utilizes two factors to improve the prefetch efficiency: the disparity of block size between memory hierarchies and continuous same page hits. According to our simulations, the proposed prefetching scheme improves the performance by up to 6.3%

    An Effective Instruction Cache Prefetch Policy by Exploiting Cache History Information

    No full text
    corecore