5 research outputs found

    Wirelessly-Powered CMOS Front End for Locomotive IC Applications

    Get PDF
    The steady leaps in miniaturization made in the realm of integrated circuit (IC) design has opened up prospects for a vast number of interesting possibilities. One of the possibilities is the idea of a locomotive integrated circuit. Unlike a typical IC that is soldered on a printed circuit board (PCB), locomotive ICs can be untethered and free to move around its environment. Recent research has demonstrated locomotive ICs that can potentially be used for non-invasive medical procedures including precise drug delivery targeted to speci铿乧 problematic region of the body. Recent research has demonstrated locomotion using a variety of schemes including using electrolytic bubbles and manipulation of Lorentz force in a uniform magnetic 铿乪ld. In this work a wireless front end for a locomotive IC that relies on surface acoustic wave (SAW) devices is explored. A SAW device is a piezoelectric material that converts electrical stimulus into mechanical vibrations. For this work, the SAW device has been designed speci铿乧ally to enable the mechanical vibration generated by electrical stimulation at 177MHz to potentially actuate motion. This work demonstrates a complementary metal-oxide semiconductor (CMOS) front end IC implemented in 180nm process that can potentially be used for locomo-tion by means of electrical excitation of a SAW device with an on-chip PLL frequency synthesizer. The energy required to power the IC is obtained through resonant wire-less power transfer between a pair of PCB inductor coils. The IC also contains power conditioning blocks that rectify the alternating voltage across the receiver inductor coil and generates a regulated DC voltage that powers the PLL frequency synthe-sizer. The entire proposed locomotive system consisting of PCB receiver coil, CMOS IC and SAW device 铿乼s inside an area of 1.5cmX1.9cm

    Analysis and Characterization of Single-Poly Floating Gate Devices in 0.35um PDSOI Process

    Get PDF
    The purpose of this thesis is to demonstrate a single-poly Floating Gate Device (FGD) in 0.35 m Partially Depleted Silicon On Insulator (PDSOI) process for use in analog circuits for post process trimming. Floating gate devices with different aspect ratios have been fabricated to facilitate this behavioral study in PDSOI process. Fundamentals of floating gate devices, the advantages and disadvantages of PDSOI compared to bulk CMOS with respect to single-poly floating gate devices are discussed. Various experiments on behavior and performance of threshold voltage have been conducted and its variation with programming/erasing time and amplitude has been analyzed. The single-poly FGD鈥檚 on-resistance variation and hysteresis behavior with threshold voltage has been documented. A mathematical relation between FGD鈥檚 on-resistance and threshold voltage has been experimentally derived. Intrinsic data retention has been estimated through extrapolation of experimental data. A process independent MATLAB simulation model has been successfully developed for understanding the threshold voltage time dependence characteristics. And finally, this work has shown that programmable or post-process trimmable analog circuits can be implemented in SOI using single-poly FGDs as programmable resistive elements. A SOI programmable beta-multiplier current reference has been successfully demonstrated using the singlepoly FGD as a resistive element

    CMOS Design of Reconfigurable SoC Systems for Impedance Sensor Devices

    Get PDF
    La r谩pida evoluci贸n en el campo de los sensores inteligentes, junto con los avances en las tecnolog铆as de la computaci贸n y la comunicaci贸n, est谩 revolucionando la forma en que recopilamos y analizamos datos del mundo f铆sico para tomar decisiones, facilitando nuevas soluciones que desempe帽an tareas que antes eran inconcebibles de lograr.La inclusi贸n en un mismo dado de silicio de todos los elementos necesarios para un proceso de monitorizaci贸n y actuaci贸n ha sido posible gracias a los avances en micro (y nano) electr贸nica. Al mismo tiempo, la evoluci贸n de las tecnolog铆as de procesamiento y micromecanizado de superficies de silicio y otros materiales complementarios ha dado lugar al desarrollo de sensores integrados compatibles con CMOS, lo que permite la implementaci贸n de matrices de sensores de alta densidad. As铆, la combinaci贸n de un sistema de adquisici贸n basado en sensores on-Chip, junto con un microprocesador como n煤cleo digital donde se puede ejecutar la digitalizaci贸n de se帽ales, el procesamiento y la comunicaci贸n de datos proporciona caracter铆sticas adicionales como reducci贸n del coste, compacidad, portabilidad, alimentaci贸n por bater铆a, facilidad de uso e intercambio inteligente de datos, aumentando su potencial n煤mero de aplicaciones.Esta tesis pretende profundizar en el dise帽o de un sistema port谩til de medici贸n de espectroscop铆a de impedancia de baja potencia operado por bater铆a, basado en tecnolog铆as microelectr贸nicas CMOS, que pueda integrarse con el sensor, proporcionando una implementaci贸n paralelizable sin incrementar significativamente el tama帽o o el consumo, pero manteniendo las principales caracter铆sticas de fiabilidad y sensibilidad de un instrumento de laboratorio. Esto requiere el dise帽o tanto de la etapa de gesti贸n de la energ铆a como de las diferentes celdas que conforman la interfaz, que habr谩n de satisfacer los requisitos de un alto rendimiento a la par que las exigentes restricciones de tama帽o m铆nimo y bajo consumo requeridas en la monitorizaci贸n port谩til, caracter铆sticas que son a煤n m谩s cr铆ticas al considerar la tendencia actual hacia matrices de sensores.A nivel de celdas, se proponen diferentes circuitos en un proceso CMOS de 180 nm: un regulador de baja ca铆da de voltaje como unidad de gesti贸n de energ铆a, que proporciona una alimentaci贸n de 1.8 V estable, de bajo ruido, precisa e independiente de la carga para todo el sistema; amplificadores de instrumentaci贸n con una aproximaci贸n completamente diferencial, que incluyen una etapa de entrada de voltaje/corriente configurable, ganancia programable y ancho de banda ajustable, tanto en la frecuencia de corte baja como alta; un multiplicador para conformar la demodulaci贸n dual, que est谩 embebido en el amplificador para optimizar consumo y 谩rea; y filtros pasa baja totalmente integrados, que act煤an como extractores de magnitud de DC, con frecuencias de corte ajustables desde sub-Hz hasta cientos de Hz.<br /

    Computing 3-D Motion in Custom Analog and Digital VLSI

    Get PDF
    This thesis examines a complete design framework for a real-time, autonomous system with specialized VLSI hardware for computing 3-D camera motion. In the proposed architecture, the first step is to determine point correspondences between two images. Two processors, a CCD array edge detector and a mixed analog/digital binary block correlator, are proposed for this task. The report is divided into three parts. Part I covers the algorithmic analysis; part II describes the design and test of a 32\time 32 CCD edge detector fabricated through MOSIS; and part III compares the design of the mixed analog/digital correlator to a fully digital implementation
    corecore