2 research outputs found

    A Bus-Encoding Scheme for Crosstalk Elimination in High-Performance Processor Design

    No full text
    Abstract—A crosstalk effect leads to increases in delay and power consumption and, in the worst-case scenario, to inaccurate results. With the scale down of technology to deep-submicrometer level, the crosstalk effect between adjacent wires becomes more and more serious, particularly between long on-chip buses. In this paper, we propose a deassembler/ assembler technique to eliminate undesirable crosstalk effects on bus transmission. By taking advantage of the prefetch process, where the instruction/data fetch rate is always higher than the instruction/data commit rate, the proposed method incurs almost no penalty in terms of dynamic instruction count. In addition, when the bus width is 128 b, the required number of extra bus wires is only 7 as compared to the 85 extra bus wires needed in the work of Victor and Keutzer. Index Terms—Architecture, crosstalk, high-performance, instruction/ data bus

    A Bus-Encoding Scheme for Crosstalk Elimination in High-Performance Processor Design

    No full text
    corecore