4,405 research outputs found

    Device modelling for bendable piezoelectric FET-based touch sensing system

    Get PDF
    Flexible electronics is rapidly evolving towards devices and circuits to enable numerous new applications. The high-performance, in terms of response speed, uniformity and reliability, remains a sticking point. The potential solutions for high-performance related challenges bring us back to the timetested silicon based electronics. However, the changes in the response of silicon based devices due to bending related stresses is a concern, especially because there are no suitable models to predict this behavior. This also makes the circuit design a difficult task. This paper reports advances in this direction, through our research on bendable Piezoelectric Oxide Semiconductor Field Effect Transistor (POSFET) based touch sensors. The analytical model of POSFET, complimented with Verilog-A model, is presented to describe the device behavior under normal force in planar and stressed conditions. Further, dynamic readout circuit compensation of POSFET devices have been analyzed and compared with similar arrangement to reduce the piezoresistive effect under tensile and compressive stresses. This approach introduces a first step towards the systematic modeling of stress induced changes in device response. This systematic study will help realize high-performance bendable microsystems with integrated sensors and readout circuitry on ultra-thin chips (UTCs) needed in various applications, in particular, the electronic skin (e-skin)

    Modélisation distribuée et évolutive du GaN HEMT

    Get PDF
    L’industrie de tĂ©lĂ©communication et les satellites se base majoritairement sur les technologies Si et GaAs. La demande croissante des hauts dĂ©bits de donnĂ©es entraine une facture Ă©levĂ©e en Ă©nergie. En outre, la saturation de la bande des basses frĂ©quences, le besoin des dĂ©bits Ă©levĂ©s et les exigences de la haute puissance imposait l’utilisation de la bande hautes frĂ©quences. Dans le but de rĂ©soudre les problĂšmes citĂ©s auparavant, la technologie GaN est introduite comme un candidat prometteur qui peut offrir de la haute puissance, taille du circuit plus faible avec une meilleure stabilitĂ© mĂ©canique aux environnements hostiles/milieux agressifs. À titre d’exemple, l‘agence spatiale europĂ©enne sont en cours de dĂ©veloppement d’un circuit Ă  base du GaN sur substrat en Si pour faible cout, une hautes performance et une grande fiabilitĂ©. La technologie GaN est assez mature pour proposer de nouveaux systĂšmes intĂ©grĂ©s utilisĂ©s pour les puissances microonde ce qui permet une rĂ©duction considĂ©rable de la taille du systĂšme. Étant un semiconducteur Ă  grande bande interdite, GaN peut offrir une haute puissance sous hautes tempĂ©ratures (>225oC) avec une bonne stabilitĂ© mĂ©canique. Elle prĂ©sente un facteur de bruit faible, qui est intĂ©ressant notamment pour les circuits intĂ©grĂ©s aux ondes millimĂ©triques. À noter que la mobilitĂ© du GaN par rapport Ă  la tempĂ©rature est assez Ă©levĂ©e pour proposer des amplificateurs dans la bande W. Avec le progrĂšs du procĂ©dĂ© de fabrication du GaN, notre objectif est l’introduction de cette technologie dans des applications industrielles. À cette fin, on dĂ©sire avoir un modĂšle du dispositif qui correspond Ă  la meilleure performance. Ensuite, on veut le valider dans une modĂ©lisation du circuit. Cette thĂšse, basĂ©e sur la technologie GaN unique dĂ©veloppĂ©e au 3IT, a pour objectif l’amĂ©lioration de l’outil de conception en rĂ©duisant son erreur avec une validation de son utilisation dans la conception du circuit. Ce travail est rĂ©alisĂ© pour la premiĂšre fois au 3IT avec des rĂ©sultats de simulation pour une conception idĂ©ale d’un circuit MMIC ainsi que sa dĂ©monstration. Une caractĂ©risation des Ă©chantillons a Ă©tĂ© rĂ©alisĂ©e avec objectif d’extraction de donnĂ©es qui vont servir Ă  l’alimentation de modĂ©lisation des transistors sur l’outil ADS. Une fois complĂ©tĂ©e, la modĂ©lisation a Ă©tĂ© validĂ©e par une modĂ©lisation des petits et grands signaux et a Ă©tĂ© testĂ©e par une mesure load-pull. Enfin, ce modĂšle a Ă©tĂ© utilisĂ© lors de la conception d’un amplificateur pour les applications RF. L’innovation de ce travail rĂ©side dans la modĂ©lisation de la rĂ©sistance d’une grille large sous forme de quadripĂŽles parallĂšles Ă  structure 3D (ou Ă  rĂ©sistances de grille distribuĂ©es) du transistor MOSHEMT GaN. La conception et la fabrication de l’amplificateur Ă  haute puissance (HPA) aux frĂ©quences microondes (≀4GHz) sont rĂ©alisĂ©s au LNN du 3IT et inclus une couche d’oxyde de grille afin de rĂ©duire le courant de fuite notamment pour les tensions Vgs Ă©levĂ©es, la grille du transistor forme un serpentin pour fournir une puissance de sortie Ă©levĂ©e avec un encombrement spatial minimal et une grille prĂ©sentant une Ă©lectrode de champ pour permettre d’augmenter la tension de claquage.Abstract : The telecommunication and satellite industry is mainly relying on Si and GaAs technologies as the demand for a high data rate is continuously growing, leading to higher power consumption. Moreover, the lower frequency band's saturation, the need for high data rate, and high-power force to utilize the high-frequency band. In pursuit of solving the issues mentioned earlier, GaN technology has been introduced as a promising candidate that can offer high power at a smaller circuit footprint and higher mechanical stability in harsh environments. For example, currently, the European space agency (ESA) is developing an integrated circuit with GaN on Si substrate for low cost, high performance, and high reliability. GaN technology is sufficiently mature to propose integrated new systems which are needed for microwave power range. This technology reduces the size of the system considerably. GaN is a wide bandgap semiconductor which can offer remarkably high power at high temperature (>225℃), and it is very stable mechanically. It presents a low noise factor, very interesting for a millimeter-wave integrated circuit. Finally, the mobility of GaN vs. temperature is sufficiently elevated to propose a power amplifier in W-Band. With the improvement of the GaN process, our objective is to introduce this technology for industrial applications. For this purpose, we wish to have a better model of the device that corresponds to the best performance and then validate it by using this model in a circuit. Based on the 3IT's GaN process, which is unique in its context, this thesis aims to improve the design kit by reducing the design model's error and validating it by using it in circuit design. This work is the first to realize in 3IT with simulation results to design an MMIC circuit for demonstration. I first characterized the new samples by performing different measurements than using these measurement data; transistor is modeled in ADS software. Once the model was completed, it is validated by small-signal modeling, and then the large-signal model is tested with non-linear capacitances, current source, and transconductance modeling. Finally, we used this model to design a power amplifier for RF application. The innovation comes from modeling large gate resistance as distributed gate resistance for GaN MOSHEMT transistor and then designing high-power amplifier (HPA) in the frequency range (≀ 4GHz) while using 3IT GaN process which includes first oxide layer to have low gate current and more voltage of Vgs, the second transistor is meander to have high power and third, field plate - gate for high breakdown voltage

    Memory and information processing in neuromorphic systems

    Full text link
    A striking difference between brain-inspired neuromorphic processors and current von Neumann processors architectures is the way in which memory and processing is organized. As Information and Communication Technologies continue to address the need for increased computational power through the increase of cores within a digital processor, neuromorphic engineers and scientists can complement this need by building processor architectures where memory is distributed with the processing. In this paper we present a survey of brain-inspired processor architectures that support models of cortical networks and deep neural networks. These architectures range from serial clocked implementations of multi-neuron systems to massively parallel asynchronous ones and from purely digital systems to mixed analog/digital systems which implement more biological-like models of neurons and synapses together with a suite of adaptation and learning mechanisms analogous to the ones found in biological nervous systems. We describe the advantages of the different approaches being pursued and present the challenges that need to be addressed for building artificial neural processing systems that can display the richness of behaviors seen in biological systems.Comment: Submitted to Proceedings of IEEE, review of recently proposed neuromorphic computing platforms and system

    Design of Tunable Low-Noise Amplifier in 0.13um CMOS Technology for Multistandard RF Transceivers

    Get PDF
    The global market of mobile and wireless communications is witnessing explosive growth in size as well as radical changes. Third generation (3G) wireless systems have recently been deployed and some are still in the process. 3G wireless systems promise integration of voice and data communications with higher data rates and a superior quality of service compared to second generation systems. Unfortunately, more and more communication standards continue to be developed which ultimately requires specific RF/MW and baseband communication integrated circuits that are designed for functionality and compatibility with a specific type of network. Although communication devices such as cellular phones integrate different services such as voice, Bluetooth, GPS, and WLAN, each service requires its own dedicated radio transceiver which results in high power consumption and larger PCB area usage. With the rapid advances in silicon CMOS integrated circuit technology combined with extensive research, a global solutionswhich aims at introducing a global communication system that encompasses all communication standards appears to be emerging. State of the art CMOS technology not only has the capability of operation in the GHz range, but it also provides the advantage of low cost and high level of integration. These features propel CMOS technology as the ideal candidate for current trends, which currently aim to integrate more RF/MW circuits on the same chip. Armed with such technology ideas such as software radio look more attainable than they ever were in the past. Unfortunately, realizing true software radio for mobile applications still remains a tremendous challenge since it requires a high sampling rate and a wide-bandwidth Analog-to-Digital converter which is extremely power hungry and not suitable for battery operated mobile devices. Another approach to realize a flexible and reconfigurable RF/MW transceiver that could operate in a diverse mobile environment and provides a multiband and multistandard solution. The work presented in this thesis focuses on the design of an integrated and tunable low-noise amplifier as part of software defined radio (SDR)

    Physics based modeling of multiple gate transistors on Silicon-on-Insulator (SOI)

    Get PDF
    G⁎FET is a novel device built on Silicon-on-Isulator (SOI). Due to the presence of Bulk-Si, it is impossible to have more than one gate for each transistor in conventional process technology. However, it is possible to have multiple gates for each transistor in SOI devices due to the presence of buried oxide, which can be used as an independent gate. Besides the oxide gates, junction gates can also be introduced. Due to the presence of the thin active layer, the junction gate can reach to the bottom and can be used to isolate and control the conduction in the transistors. As a result, the maximum number of gates that can be achieved in SOI is four. A transistor with four gates is called G⁎FET. G⁎FET offers all the features of SOI technology. It offers remedies of the drawbacks of Bulk-Si technology. The operation of the multiple gates has applications for mixed-signal circuits, quantum wire, and single transistor multiple gates logic schemes, etc. The research goal is to understand the device physics of G⁎FET. Understanding device physics will provide enough information to set device parameters to optimize device performances. The operation of semiconductor devices depends on several material parameters, device dimensions and structure. The objective of this research is to develop a model that includes material parameters, device dimensions and structure. The second objective of this research is to develop a numerical model from available data. The numerical model is useful for circuit simulation of G⁎FET, which provides information about the characteristics of G⁎FET, when used as a circuit element
    • 

    corecore