45,082 research outputs found

    A one-transistor-synapse strategy for electrically-programmable massively-parallel analog array processors

    Get PDF
    This paper presents a linear, four-quadrants, electrically-programmable, one-transistor synapse strategy applicable to the implementation of general massively-parallel analog processors in CMOS technology. It is specially suited for translationally-invariant processing arrays with local connectivity, and results in a significant reduction in area occupation and power dissipation of the basic processing units. This allows higher integration densities and therefore, permits the integration of larger arrays on a single chip.Comisión Interministerial de Ciencia y Tecnología TIC96- 1392-C02-0

    Mixed-signal CNN array chips for image processing

    Get PDF
    Due to their local connectivity and wide functional capabilities, cellular nonlinear networks (CNN) are excellent candidates for the implementation of image processing algorithms using VLSI analog parallel arrays. However, the design of general purpose, programmable CNN chips with dimensions required for practical applications raises many challenging problems to analog designers. This is basically due to the fact that large silicon area means large development cost, large spatial deviations of design parameters and low production yield. CNN designers must face different issues to keep reasonable enough accuracy level and production yield together with reasonably low development cost in their design of large CNN chips. This paper outlines some of these major issues and their solutions

    Real-time programmable acoustooptic synthetic aperture radar processor

    Get PDF
    The acoustooptic time-and-space integrating approach to real-time synthetic aperture radar (SAR) processing is reviewed, and novel hybrid optical/electronic techniques, which generalize the basic architecture, are described. The generalized architecture is programmable and has the ability to compensate continuously for range migration changes in the parameters of the radar/target geometry and anomalous platform motion. The new architecture is applicable to the spotlight mode of SAR, particularly for applications in which real-time onboard processing is required
    corecore