44 research outputs found

    Architecture and algorithms for the implementation of digital wireless receivers in FPGA and ASIC: ISDB-T and DVB-S2 cases

    Full text link
    [EN] The first generation of Terrestrial Digital Television(DTV) has been in service for over a decade. In 2013, several countries have already completed the transition from Analog to Digital TV Broadcasting, most of which in Europe. In South America, after several studies and trials, Brazil adopted the Japanese standard with some innovations. Japan and Brazil started Digital Terrestrial Television Broadcasting (DTTB) services in December 2003 and December 2007 respectively, using Integrated Services Digital Broadcasting - Terrestrial (ISDB-T), also known as ARIB STD-B31. In June 2005 the Committee for the Information Technology Area (CATI) of Brazilian Ministry of Science and Technology and Innovation MCTI approved the incorporation of the IC-Brazil Program, in the National Program for Microelectronics (PNM) . The main goals of IC-Brazil are the formal qualification of IC designers, support to the creation of semiconductors companies focused on projects of ICs within Brazil, and the attraction of semiconductors companies focused on the design and development of ICs in Brazil. The work presented in this thesis originated from the unique momentum created by the combination of the birth of Digital Television in Brazil and the creation of the IC-Brazil Program by the Brazilian government. Without this combination it would not have been possible to make these kind of projects in Brazil. These projects have been a long and costly journey, albeit scientifically and technologically worthy, towards a Brazilian DTV state-of-the-art low complexity Integrated Circuit, with good economy scale perspectives, due to the fact that at the beginning of this project ISDB-T standard was not adopted by several countries like DVB-T. During the development of the ISDB-T receiver proposed in this thesis, it was realized that due to the continental dimensions of Brazil, the DTTB would not be enough to cover the entire country with open DTV signal, specially for the case of remote localizations far from the high urban density regions. Then, Eldorado Research Institute and Idea! Electronic Systems, foresaw that, in a near future, there would be an open distribution system for high definition DTV over satellite, in Brazil. Based on that, it was decided by Eldorado Research Institute, that would be necessary to create a new ASIC for broadcast satellite reception. At that time DVB-S2 standard was the strongest candidate for that, and this assumption still stands nowadays. Therefore, it was decided to apply to a new round of resources funding from the MCTI - that was granted - in order to start the new project. This thesis discusses in details the Architecture and Algorithms proposed for the implementation of a low complexity Intermediate Frequency(IF) ISDB-T Receiver on Application Specific Integrated Circuit (ASIC) CMOS. The Architecture proposed here is highly based on the COordinate Rotation Digital Computer (CORDIC) Algorithm, that is a simple and efficient algorithm suitable for VLSI implementations. The receiver copes with the impairments inherent to wireless channels transmission and the receiver crystals. The thesis also discusses the Methodology adopted and presents the implementation results. The receiver performance is presented and compared to those obtained by means of simulations. Furthermore, the thesis also presents the Architecture and Algorithms for a DVB-S2 receiver targeting its ASIC implementation. However, unlike the ISDB-T receiver, only preliminary ASIC implementation results are introduced. This was mainly done in order to have an early estimation of die area to prove that the project in ASIC is economically viable, as well as to verify possible bugs in early stage. As in the case of ISDB-T receiver, this receiver is highly based on CORDIC algorithm and it was prototyped in FPGA. The Methodology used for the second receiver is derived from that used for the ISDB-T receiver, with minor additions given the project characteristics.[ES] La primera generaci贸n de Televisi贸n Digital Terrestre(DTV) ha estado en servicio por m谩s de una d茅cada. En 2013, varios pa铆ses completaron la transici贸n de transmisi贸n anal贸gica a televisi贸n digital, la mayor铆a de ellas en Europa. En Am茅rica del Sur, despu茅s de varios estudios y ensayos, Brasil adopt贸 el est谩ndar japon茅s con algunas innovaciones. Jap贸n y Brasil comenzaron a prestar el servicio de Difusi贸n de Televisi贸n Digital Terrestre (DTTB) en diciembre de 2003 y diciembre de 2007 respectivamente, utilizando Radiodifusi贸n Digital de Servicios Integrados Terrestres (ISDB-T), tambi茅n conocida como ARIB STD-B31. En junio de 2005, el Comit茅 del 脕rea de Tecnolog铆a de la Informaci贸n (CATI) del Ministerio de Ciencia, Tecnolog铆a e Innovaci贸n de Brasil - MCTI aprob贸 la incorporaci贸n del Programa CI-Brasil, en el Programa Nacional de Microelectr贸nica (PNM). Los principales objetivos de la CI-Brasil son la formaci贸n de dise帽adores de CIs, apoyar la creaci贸n de empresas de semiconductores enfocadas en proyectos de circuitos integrados dentro de Brasil, y la atracci贸n de empresas de semiconductores interesadas en el dise帽o y desarrollo de circuitos integrados. El trabajo presentado en esta tesis se origin贸 en el impulso 煤nico creado por la combinaci贸n del nacimiento de la televisi贸n digital en Brasil y la creaci贸n del Programa de CI-Brasil por el gobierno brasile帽o. Sin esta combinaci贸n no hubiera sido posible realizar este tipo de proyectos en Brasil. Estos proyectos han sido un trayecto largo y costoso, aunque meritorio desde el punto de vista cient铆fico y tecnol贸gico, hacia un Circuito Integrado brasile帽o de punta y de baja complejidad para DTV, con buenas perspectivas de econom铆a de escala debido al hecho que al inicio de este proyecto, el est谩ndar ISDB-T no fue adoptado por varios pa铆ses como DVB-T. Durante el desarrollo del receptor ISDB-T propuesto en esta tesis, se observ贸 que debido a las dimensiones continentales de Brasil, la DTTB no ser铆a suficiente para cubrir todo el pa铆s con la se帽al de televisi贸n digital abierta, especialmente para el caso de localizaciones remotas, apartadas de las regiones de alta densidad urbana. En ese momento, el Instituto de Investigaci贸n Eldorado e Idea! Sistemas Electr贸nicos, previeron que en un futuro cercano habr铆a un sistema de distribuci贸n abierto para DTV de alta definici贸n por sat茅lite en Brasil. Con base en eso, el Instituto de Investigaci贸n Eldorado decidi贸 que ser铆a necesario crear un nuevo ASIC para la recepci贸n de radiodifusi贸n por sat茅lite, basada el est谩ndar DVB-S2. En esta tesis se analiza en detalle la Arquitectura y algoritmos propuestos para la implementaci贸n de un receptor ISDB-T de baja complejidad y frecuencia intermedia (IF) en un Circuito Integrado de Aplicaci贸n Espec铆fica (ASIC) CMOS. La arquitectura aqu铆 propuesta se basa fuertemente en el algoritmo Computadora Digital para Rotaci贸n de Coordenadas (CORDIC), el cual es un algoritmo simple, eficiente y adecuado para implementaciones VLSI. El receptor hace frente a las deficiencias inherentes a las transmisiones por canales inal谩mbricos y los cristales del receptor. La tesis tambi茅n analiza la metodolog铆a adoptada y presenta los resultados de la implementaci贸n. Por otro lado, la tesis tambi茅n presenta la arquitectura y los algoritmos para un receptor DVB-S2 dirigido a la implementaci贸n en ASIC. Sin embargo, a diferencia del receptor ISDB-T, se introducen s贸lo los resultados preliminares de implementaci贸n en ASIC. Esto se hizo principalmente con el fin de tener una estimaci贸n temprana del 谩rea del die para demostrar que el proyecto en ASIC es econ贸micamente viable, as铆 como para verificar posibles errores en etapa temprana. Como en el caso de receptor ISDB-T, este receptor se basa fuertemente en el algoritmo CORDIC y fue un prototipado en FPGA. La metodolog铆a utilizada para el segundo receptor se deriva de la utilizada para el re[CA] La primera generaci贸 de Televisi贸 Digital Terrestre (TDT) ha estat en servici durant m茅s d'una d猫cada. En 2013, diversos pa茂sos ja van completar la transici贸 de la radiodifusi贸 de televisi贸 anal貌gica a la digital, i la majoria van ser a Europa. A Am猫rica del Sud, despr茅s de diversos estudis i assajos, Brasil va adoptar l'est脿ndard japon茅s amb algunes innovacions. Jap贸 i Brasil van comen莽ar els servicis de Radiodifusi贸 de Televisi贸 Terrestre Digital (DTTB) al desembre de 2003 i al desembre de 2007, respectivament, utilitzant la Radiodifusi贸 Digital amb Servicis Integrats de (ISDB-T), coneguda com a ARIB STD-B31. Al juny de 2005, el Comit茅 de l'脌rea de Tecnologia de la Informaci贸 (CATI) del Ministeri de Ci猫ncia i Tecnologia i Innovaci贸 del Brasil (MCTI) va aprovar la incorporaci贸 del programa CI Brasil al Programa Nacional de Microelectr貌nica (PNM). Els principals objectius de CI Brasil s贸n la qualificaci贸 formal dels dissenyadors de circuits integrats, el suport a la creaci贸 d'empreses de semiconductors centrades en projectes de circuits integrats dins del Brasil i l'atracci贸 d'empreses de semiconductors centrades en el disseny i desenvolupament de circuits integrats. El treball presentat en esta tesi es va originar en l'impuls 煤nic creat per la combinaci贸 del naixement de la televisi贸 digital al Brasil i la creaci贸 del programa Brasil CI pel govern brasiler. Sense esta combinaci贸 no hauria estat possible realitzar este tipus de projectes a Brasil. Estos projectes han suposat un viatge llarg i cost贸s, tot i que digne cient铆ficament i tecnol貌gica, cap a un circuit integrat punter de baixa complexitat per a la TDT brasilera, amb bones perspectives d'economia d'escala perqu猫 a l'inici d'este projecte l'est脿ndard ISDB-T no va ser adoptat per diversos pa茂sos, com el DVB-T. Durant el desenvolupament del receptor de ISDB-T proposat en esta tesi, va resultar que, a causa de les dimensions continentals de Brasil, la DTTB no seria suficient per cobrir tot el pa铆s amb el senyal de TDT oberta, especialment pel que fa a les localitzacions remotes allunyades de les regions d'alta densitat urbana.. En este moment, l'Institut de Recerca Eldorado i Idea! Sistemes Electr貌nics van preveure que, en un futur pr貌xim, no hi hauria a Brasil un sistema de distribuci贸 oberta de TDT d'alta definici贸 a trav茅s de sat猫l驴lit. D'acord amb aix貌, l'Institut de Recerca Eldorado va decidir que seria necessari crear un nou ASIC per a la recepci贸 de radiodifusi贸 per sat猫l驴lit. basat en l'est脿ndard DVB-S2. En esta tesi s'analitza en detall l'arquitectura i els algorismes proposats per l'execuci贸 d'un receptor ISDB-T de Freq眉猫ncia Interm猫dia (FI) de baixa complexitat sobre CMOS de Circuit Integrat d'Aplicacions Espec铆fiques (ASIC). L'arquitectura ac铆 proposada es basa molt en l'algorisme de l'Ordinador Digital de Rotaci贸 de Coordenades (CORDIC), que 茅s un algorisme simple i eficient adequat per implementacions VLSI. El receptor fa front a les defici猫ncies inherents a la transmissi贸 de canals sense fil i els cristalls del receptor. Esta tesi tamb茅 analitza la metodologia adoptada i presenta els resultats de l'execuci贸. Es presenta el rendiment del receptor i es compara amb els obtinguts per mitj脿 de simulacions. D'altra banda, esta tesi tamb茅 presenta l'arquitectura i els algorismes d'un receptor de DVB-S2 de cara a la seua implementaci贸 en ASIC. No obstant aix貌, a difer猫ncia del receptor ISDB-T, nom茅s s'introdueixen resultats preliminars d'implementaci贸 en ASIC. Aix貌 es va fer principalment amb la finalitat de tenir una estimaci贸 primerenca de la zona de dau per demostrar que el projecte en ASIC 茅s econ貌micament viable, aix铆 com per verificar possibles errors en l'etapa primerenca. Com en el cas del receptor ISDB-T, este receptor es basa molt en l'algorisme CORDIC i va ser un prototip de FPGA. La metodologia utilitzada per al segon receptor es deriva de la utilitzada per al receptor IRodrigues De Lima, E. (2016). Architecture and algorithms for the implementation of digital wireless receivers in FPGA and ASIC: ISDB-T and DVB-S2 cases [Tesis doctoral no publicada]. Universitat Polit猫cnica de Val猫ncia. https://doi.org/10.4995/Thesis/10251/61967TESI

    VLSI architectures design for encoders of High Efficiency Video Coding (HEVC) standard

    Get PDF
    The growing popularity of high resolution video and the continuously increasing demands for high quality video on mobile devices are producing stronger needs for more efficient video encoder. Concerning these desires, HEVC, a newest video coding standard, has been developed by a joint team formed by ISO/IEO MPEG and ITU/T VCEG. Its design goal is to achieve a 50% compression gain over its predecessor H.264 with an equal or even higher perceptual video quality. Motion Estimation (ME) being as one of the most critical module in video coding contributes almost 50%-70% of computational complexity in the video encoder. This high consumption of the computational resources puts a limit on the performance of encoders, especially for full HD or ultra HD videos, in terms of coding speed, bit-rate and video quality. Thus the major part of this work concentrates on the computational complexity reduction and improvement of timing performance of motion estimation algorithms for HEVC standard. First, a new strategy to calculate the SAD (Sum of Absolute Difference) for motion estimation is designed based on the statistics on property of pixel data of video sequences. This statistics demonstrates the size relationship between the sum of two sets of pixels has a determined connection with the distribution of the size relationship between individual pixels from the two sets. Taking the advantage of this observation, only a small proportion of pixels is necessary to be involved in the SAD calculation. Simulations show that the amount of computations required in the full search algorithm is reduced by about 58% on average and up to 70% in the best case. Secondly, from the scope of parallelization an enhanced TZ search for HEVC is proposed using novel schemes of multiple MVPs (motion vector predictor) and shared MVP. Specifically, resorting to multiple MVPs the initial search process is performed in parallel at multiple search centers, and the ME processing engine for PUs within one CU are parallelized based on the MVP sharing scheme on CU (coding unit) level. Moreover, the SAD module for ME engine is also parallelly implemented for PU size of 32脳32. Experiments indicate it achieves an appreciable improvement on the throughput and coding efficiency of the HEVC video encoder. In addition, the other part of this thesis is contributed to the VLSI architecture design for finding the first W maximum/minimum values targeting towards high speed and low hardware cost. The architecture based on the novel bit-wise AND scheme has only half of the area of the best reference solution and its critical path delay is comparable with other implementations. While the FPCG (full parallel comparison grid) architecture, which utilizes the optimized comparator-based structure, achieves 3.6 times faster on average on the speed and even 5.2 times faster at best comparing with the reference architectures. Finally the architecture using the partial sorting strategy reaches a good balance on the timing performance and area, which has a slightly lower or comparable speed with FPCG architecture and a acceptable hardware cost

    Algorithm Optimization and Hardware Acceleration for Machine Learning Applications on Low-energy Systems

    Get PDF
    Machine learning (ML) has been extensively employed for strategy optimization, decision making, data classification, etc. While ML shows great triumph in its application field, the increasing complexity of the learning models introduces neoteric challenges to the ML system designs. On the one hand, the applications of ML on resource-restricted terminals, like mobile computing and IoT devices, are prevented by the high computational complexity and memory requirement. On the other hand, the massive parameter quantity for the modern ML models appends extra demands on the system\u27s I/O speed and memory size. This dissertation investigates feasible solutions for those challenges with software-hardware co-design

    On the Road to 6G: Visions, Requirements, Key Technologies and Testbeds

    Get PDF
    Fifth generation (5G) mobile communication systems have entered the stage of commercial development, providing users with new services and improved user experiences as well as offering a host of novel opportunities to various industries. However, 5G still faces many challenges. To address these challenges, international industrial, academic, and standards organizations have commenced research on sixth generation (6G) wireless communication systems. A series of white papers and survey papers have been published, which aim to define 6G in terms of requirements, application scenarios, key technologies, etc. Although ITU-R has been working on the 6G vision and it is expected to reach a consensus on what 6G will be by mid-2023, the related global discussions are still wide open and the existing literature has identified numerous open issues. This paper first provides a comprehensive portrayal of the 6G vision, technical requirements, and application scenarios, covering the current common understanding of 6G. Then, a critical appraisal of the 6G network architecture and key technologies is presented. Furthermore, existing testbeds and advanced 6G verification platforms are detailed for the first time. In addition, future research directions and open challenges are identified for stimulating the on-going global debate. Finally, lessons learned to date concerning 6G networks are discussed

    On the performance of video resolution, motion and dynamism in transmission using near-capacity transceiver for wireless communication

    Get PDF
    This article investigates the performance of various sophisticated channel coding and transmission schemes for achieving reliable transmission of a highly compressed video stream. Novel error protection schemes including Non-Convergent Coding (NCC) scheme, Non-Convergent Coding assisted with Differential Space Time Spreading (DSTS) and Sphere Packing (SP) modulation (NCDSTS-SP) scheme and Convergent Coding assisted with DSTS and SP modulation (CDSTS-SP) are analyzed using Bit Error Ratio (BER) and Peak Signal to Noise Ratio (PSNR) performance metrics. Furthermore, error reduction is achieved using sophisticated transceiver comprising SP modulation technique assisted by Differential Space Time Spreading. The performance of the iterative Soft Bit Source Decoding (SBSD) in combination with channel codes is analyzed using various error protection setups by allocating consistent overall bit-rate budget. Additionally, the iterative behavior of SBSD assisted RSC decoder is analyzed with the aid of Extrinsic Information Transfer (EXIT) Chart in order to analyze the achievable turbo cliff of the iterative decoding process. The subjective and objective video quality performance of the proposed error protection schemes is analyzed while employing H.264 advanced video coding and H.265 high efficient video coding standards, while utilizing diverse video sequences having different resolution, motion and dynamism. It was observed that in the presence of noisy channel the low resolution videos outperforms its high resolution counterparts. Furthermore, it was observed that the performance of video sequence with low motion contents and dynamism outperforms relative to video sequence with high motion contents and dynamism. More specifically, it is observed that while utilizing H.265 video coding standard, the Non-Convergent Coding assisted with DSTS and SP modulation scheme with enhanced transmission mechanism results in Eb/N0 gain of 20 dB with reference to the Non-Convergent Coding and transmission mechanism at the objective PSNR value of 42 dB. It is important to mention that both the schemes have employed identical code rate. Furthermore, the Convergent Coding assisted with DSTS and SP modulation mechanism achieved superior performance with reference to the equivalent rate Non-Convergent Coding assisted with DSTS and SP modulation counterpart mechanism, with a performance gain of 16 dB at the objective PSNR grade of 42 dB. Moreover, it is observed that the maximum achievable PSNR gain through H.265 video coding standard is 45 dB, with a PSNR gain of 3 dB with reference to the identical code rate H.264 coding scheme.Web of Science235art. no. 56

    Single-Frequency Network Terrestrial Broadcasting with 5GNR Numerology

    Get PDF
    L'abstract 猫 presente nell'allegato / the abstract is in the attachmen
    corecore