127 research outputs found

    Structured design of an FDDI protocol handler

    Get PDF

    Structured design of an FDDI protocol handler

    Get PDF

    Hybrid Synchronous / Asynchronous Design

    Full text link

    Experimental Demonstration of an Algorithm to Detect the Presence of a Parasitic Satellite

    Get PDF
    Published reports of microsatellite weapons testing have led to a concern that some of these parasitic satellites could be deployed against US satellites to rendezvous dock and then disrupt, degrade disable or destroy the system. An effective detection method is essential. Various sensing solutions were investigated including visual, impact, and dynamic techniques. Dynamic detection, the most effective solution, was further explored. A detection algorithm was constructed and validated on the Air Force Institute of Technology\u27s ground-based satellite simulator, SIMSAT. Results indicate that microsat microsatellites rigidly connected to a satellite can be detected with a series of small identical maneuvers utilizing data available today. All algorithm variations readily detected parasite-induced moment of inertia changes of 3-23%. The most accurate detection scheme. The most accurate detection scheme estimated the moment of inertia to 0.67%. The results look promising for sensing potential microsatellite threats to US systems. The detection scheme presented could easily be integrated into a complete space situational awareness system

    Dense implementations of binary cellular nonlinear networks : from CMOS to nanotechnology

    Get PDF
    This thesis deals with the design and hardware realization of the cellular neural/nonlinear network (CNN)-type processors operating on data in the form of black and white (B/W) images. The ultimate goal is to achieve a very compact yet versatile cell structure that would allow for building a network with a very large spatial resolution. It is very important to be able to implement an array with a great number of cells on a single die. Not only it improves the computational power of the processor, but it might be the enabling factor for new applications as well. Larger resolution can be achieved in two ways. First, the cell functionality and operating principles can be tailored to improve the layout compactness. The other option is to use more advanced fabrication technology – either a newer, further downscaled CMOS process or one of the emerging nanotechnologies. It can be beneficial to realize an array processor as two separate parts – one dedicated for gray-scale and the other for B/W image processing, as their designs can be optimized. For instance, an implementation of a CNN dedicated for B/W image processing can be significantly simplified. When working with binary images only, all coefficients in the template matrix can also be reduced to binary values. In this thesis, such a binary programming scheme is presented as a means to reduce the cell size as well as to provide the circuits composed of emerging nanodevices with an efficient programmability. Digital programming can be very fast and robust, and leads to very compact coefficient circuits. A test structure of a binary-programmable CNN has been designed and implemented with standard 0.18 µm CMOS technology. A single cell occupies only 155 µm2, which corresponds to a cell density of 6451 cells per square millimeter. A variety of templates have been tested and the measured chip performance is discussed. Since the minimum feature size of modern CMOS devices has already entered the nanometer scale, and the limitations of further scaling are projected to be reached within the next decade or so, more and more interest and research activity is attracted by nanotechnology. Investigation of the quantum physics phenomena and development of new devices and circuit concepts, which would allow to overcome the CMOS limitations, is becoming an increasingly important science. A single-electron tunneling (SET) transistor is one of the most attractive nanodevices. While relying on the Coulomb interactions, these devices can be connected directly with a wire or through a coupling capacitance. To develop suitable structures for implementing the binary programming scheme with capacitive couplings, the CNN cell based on the floating gate MOSFET (FG-MOSFET) has been designed. This approach can be considered as a step towards a programmable cell implementation with nanodevices. Capacitively coupled CNN has been simulated and the presented results confirm the proper operation. Therefore, the same circuit strategies have also been applied to the CNN cell designed for SET technology. The cell has been simulated to work well with the binary programming scheme applied. This versatile structure can be implemented either as a pure SET design or as a SET-FET hybrid. In addition to the designs mentioned above, a number of promising nanodevices and emerging circuit architectures are introduced.reviewe
    • …
    corecore