

DEDICATED TO PROGRESS IN MARINE ENGINEERING

The Marine Engineering Laboratory is charged with the discovery of fundamental knowledge, the development of new and unique equipment to meet and anticipate new naval requirements, analysis of Fleet machinery failures, and evaluation of prototypes to insure high performance and reliability in the Fleet. Dedicated to progress in naval engineering, the Marine Engineering Laboratory contributes to the technical excellence and superiority of the Navy today - and tomorrow.


ANY MATTERS OF COMMERCIAL CONFIDENCE INCLUDED IN THIS REPORT MUST EE TREATED WITH DUE REGARD FOR THE SAFEGUARD ING OF PROPALETARY INTERESTS.

THE INFORMATION GONTAINED HEREIN SHALL NOT BE USED FOR ADVERTISING PURFOSES.


# Solid-State Circuit Development 

Assignment 61501
MEL R\&D Phase Report 283/64
April 1965

By
P. P. M. Liwski


Approved by:
$\frac{\text { R. g. Wyede }}{\text { R. J. WILDE }}$
Electrical Systems Division

MEL Report 283/64

Distribution List
BUSHIPS, Code 210L (2)
BUSHIPS, Code 305
BUSHIPS, Code 660K
BUSHIPS, Code 660D
DDC (20)
CO ONR, London (2)
Addressee (2)

DDC Availability Notice - Qualified requesters may obtain copies of this report from DDC.

## ABSTRACT



Reported here are the final design changes to a silver-cadmium battery sensing and switching circuit developed at MEL for satellite electric power systems. This circuit is designed to continuously monitor the terminal voltages of an active and a standby battery and the individual cell voltages in the active battery. When minimum voltage conditions are met, the circuit switches electrical load from the active to the standby battery. This circuit also allows solar cells, when energized, to supply load current and battery charging current.

Also described is a circuit designed to control the charge current into recently developed nickel-cadmium cells with control electrodes ("three-terminal" cells). The potential on the control electrode of a cell is the input signal to this circuit which, in turn, determines when and how the charge current is to be changed. At present this is a laboratory instrument only but will be made suitable for satellite applications in later developments.

MEL Report 283/64

ADMINISTRATIVE INFORMATION
The work described in this report was accomplished under NASA Contract S 12730-G as amended, (2) 4 Feb 1963, and (3) 18 Oct 1963.

REFERENCE
(a) MEL R\&D Phase Report 61501 of 17 Jan 1964

## TABLE OF CONTENTS

Page
DISTRIBUTION LIST ..... ii
ABSTRACT ..... iii
ADMINISTRATIVE INFORMATION ..... iv
REFERENCES ..... iv
INTRODUCTION ..... 1
SILVER-CADMIUM BATTERY SENSING AND SWITCHING CIRCUIT ..... 1
Problem Background ..... 1
Basic Circuitry ..... 1
Circuit Changes ..... 2
Final Drive Flip-Flop Circuit ..... 5
Summary and Conclusions ..... 5
CIRCUIT FOR CONTROLLING CHARGE CURRENT ..... 5
Theory of Operation ..... 7
The A Mode ..... 7
The B Mode ..... 8
SUMMARY OF REPORT ..... 8
APPENDIXESAppendix A - Circuit Description of Charge CurrentControl Circuit (6 pages)

## SOLID-STATE CIRCUIT DEVELOPMENT

### 1.0 INTRODUCTION

This report will describe the developments in circuit design work on two developmental tasks being performed at MEL on NASA Purchase Order S-12730-G.

The previous phase report, reference (a), describes the needs for and initial development work performed on a sensing and switching circuit for silver-cadmium batteries. This report will describe further improvements and additional work performed on this circuit to date. Also included in this report is a description of the design and development work performed on a circuit for controlling charge current in recently developed nickel-cadmium cells with control electrodes ("three-terminal" cells). A separate, more detached report in the charge circuit for the three-terminal cells will be prepared at the completion of this development. In its present form this circuit constitutes a laboratory instrument only. In the future it will be temperature compensated and otherwise made suitable for specific satellite applications.

### 2.0 SILVER-CADMIUM BATTERY SENSING AND SWITCHING CIRCUIT

2.1 Problem Background. The silver-cadmium battery sensing and switching circuit is being developed for use in satellite power systems. Two silver-cadmium batteries, or packs of cells supply electrical power for the satellite during periods of darkness when the solar cells are not energized. The purpose of the circuit under development is to monitor the individual cell voltages and the overall battery voltage of each battery while one supplies electrical power and the other is on standby. When predetermined minimum conditions in the battery supplying power are reached, the circuit interchanges the roles of the two batteries. It also allows each battery to be charged during periods of sunlight when the solar cells are able to supply power to the satellite.
2.2 Basic Circuitry. The sensing and switching circuit for the silver-cadmium battery, reproduced here (Figure l) with changes, appeared in reference (a). There also was a detailed
description in that report. In Figure l, the components shown with an asterick (*) have values and/or positions that are different from the same numbered items in Figure 3 of reference (a). The numbering of components in the figures of both reports coincides so that comparison is easy.

### 2.3 Circuit Changes.

2.3.1 Previously the gate biasing voltage dividers for Silicon Controlled Rectifier $2\left(S C R_{2}\right), S C R_{3}$, and $S C R_{5}, S C R_{6}$ had been connected in series. It was found, however, that at low temperatures, if $\mathrm{SCR}_{2}$ (or $\mathrm{SCR}_{5}$ ) was biased on, then there was a chance that the biasing divider for $\mathrm{SCR}_{3}$ (or $\mathrm{SCR}_{6}$ ) might be current starved due to leakage into the gate of $\mathrm{SCR}_{2}$ (or $\mathrm{SCR}_{5}$ ). Therefore, the dividers were separated and connected in parallel as shown in Figure l. The dividers are now Resistor 8 ( $\mathrm{R}_{8}$ ), Sensistor $1\left(T C R_{1}\right), R_{12}$, for $\mathrm{SCR}_{3} ; \mathrm{R}_{9}$. Thermistor 3 ( $\mathrm{TH}_{3}$ ), in parallel with (\|), R10, $R_{11}$ for $S C R_{2}$; $R_{21}, \mathrm{TCR}_{2}, \mathrm{R}_{25}$ for $\mathrm{SCR}_{6}$; $\mathrm{R}_{22}, \mathrm{TH}_{6}, \| \mathrm{R}_{23}, \mathrm{R}_{24}$ for $\mathrm{SCR}_{5}$. The form of temperature compensation in the gate-biasing dividers for $\mathrm{SCR}_{3}$ and $\mathrm{SCR}_{6}$ were modified by the use of sensistors (mCR) instead of thermistors ( TH ). By incorporating these changes, the total circuit loss is increased by only 1.5 milliwatts (mw) ( $0.5-\mathrm{ma*}$ drain in the new gate dividers).
2.3.2 The lower cell-voltage limit requirement for battery switching has been changed by NASA since the last phase report. The previous requirement of 0.9 volt was lowered to 0,8 volt. Therefore, the cell detector diodes $\left(D_{1}, D_{2}\right.$ and $\left.D_{5}, D_{6}\right)$ were changed. Now $D_{1}$ and $D_{5}$ are lN457's, and $D_{2}$ and $D_{6}$ are $1 N 191^{\prime}$. This change was in accordance with the adjustments section of Appendix $B$ of reference (a).

The temperature compensating networks $\left(\mathrm{R}_{3}, \mathrm{R}_{4}, \| \mathrm{TH}_{1}, \mathrm{R}_{5}\right.$ and $\mathrm{R}_{16}, \mathrm{R}_{17}, \| \mathrm{TH}_{4}, \mathrm{R}_{18}$ of Figure 3, reference (a)) at the output of the cell detectors have been eliminated in favor of a single compensating network at the output of the drive flipflop.

[^0]

Figure 1
Silver Cadmium Battery Switching Circuit

For Silver-Cadmium Battery Switching Circuit

| $R_{1}$, | $R_{14}-470 \Omega$ |
| :--- | :--- |
| $R_{2}$, | $R_{15}-10 \mathrm{~K}$ |
| $R_{6}$, | $R_{19}-100 \mathrm{~K}$ |
| $R_{7}$, | $R_{20}-10 \mathrm{~K}$ |
| $R_{8}$, | $R_{21}-1.7 \mathrm{~K}$ |
| $R_{9}$, | $R_{22}-1.8 \mathrm{~K}$ |
| $R_{10}$, | $R_{23}-2.8 \mathrm{~K}$ |
| $R_{11}$, | $R_{24}-3 \mathrm{~K}$ |
| $R_{12}$, | $R_{25}-1.4 \mathrm{~K}$ |
| $R_{13}$, | $R_{26}-40 \mathrm{~K}$ |
|  | $R_{27}-316 \mathrm{~K}$ |
|  | $R_{28}-100 \Omega$ |
|  | $R_{29}-500 \Omega$ Potentiometer |
|  | $R_{30}-301 \Omega$ |

All Resistors 1\% $\frac{3}{4}$ watt
$\begin{array}{ll}C_{1}, & C_{4}-50 \mu \mathrm{f} \\ \mathrm{C}_{2}, & \mathrm{C}_{5}-.03^{\mu \mathrm{f}}\end{array}$
$C_{3}, C_{6}-200 \mu \mathrm{f}$
$\mathrm{C}_{7}-82 \mu \mathrm{f}$
$\mathrm{L}_{1}, \mathrm{~L}_{4}$ - Core, Sprague D452-2U-Fl, 600 turns each winding
$L_{2}, L_{5}$ - Transformer - United Transformer Corp. Di-T 36
$L_{3}, L_{6}$ - Relay coils
$\mathrm{S}_{1}{ }^{6}$ - Relay contacts Potter \& Brumfield SLllDB 12 volt
$\mathrm{TH}_{3}, \mathrm{TH}_{6}$ - Thermistor $1 \mathrm{~K} 4.8 \%$ T.C.
$\mathrm{TCR}_{1}, \mathrm{TCR}_{2}$ Sensistor $6.8 \mathrm{~K} ; \mathrm{TH}_{7}$ - Thermistor $3 \mathrm{~K} 4.8 \% \mathrm{~T} . \mathrm{C}$.
$\mathrm{D}_{1}, \mathrm{D}_{5}$ - IN457
$\mathrm{SCR}_{1}, \mathrm{SCR}_{2}-2 \mathrm{~N} 2324$
$\mathrm{SCR}_{3}, \mathrm{SCR}_{4}$ - 2 N 2324
$D_{3}, D_{7}-\operatorname{IN} 457$
$\mathrm{D}_{4}, \quad \mathrm{D}_{8}$ - IN92
$\mathrm{SCR}_{5}, \mathrm{SCR}_{6}-2 \mathrm{~N} 2324$
$Q_{1}, Q_{2}-2 N 657$
$Q_{3}, 2 \mathrm{~N} 2905 ; Q_{4}-\mathrm{C} 624$ (FET) Crystalonics
$\mathrm{V}_{1}, \mathrm{~V}_{2}-13$ cell silver cadmium battery

Figure 1 (Cont)
2.4 Final Drive Flip-Flop Circuit. A final drive flip-flop has been selected for this circuit as shown in Figure 2. This flip-flop has an output pulse of 4.4 volts, 78 msec wide approximately every 55 seconds. The pulse frequency output can be varied by changing $R_{27}$. Lowering $R_{27}$ will increase the frequency of pulse occurrence. Increasing $R_{28}$ will increase the pulse width, and increasing the divider on $R_{29}$ will increase the pulse amplitude. The combination $\mathrm{R}_{30} \| \mathrm{TH}_{7}, \mathrm{R}_{29}$ temperature compensates the flip-flop output over the operating range of -10 to +60 C . The loss in this flip-flop is approximately 12 mw for 78 msec out of each minute.
2.5 Summary and Conclusions. In its present condition, the silver-cadmium battery sensing and switching circuit is complete. Performance characteristics will be confirmed by a complete series of temperature tests on this circuit as a whole before the project will be considered concluded.

### 3.0 CIRCUIT FOR CONTROLLING CHARGE CURRENT

The development of a circuit for controlling charge current in three-terminal nickel-cadmium cells is a task which was initiated after the last phase report was issued. These three-terminal cells are a recent development whose characteristics are similar to those of other nickel-cadmium cells, but in addition have a separate terminal whose potential. (with respect to the negative cell terminal) is a function of the charged state of the cell. The circuit is designed to monitor the third terminal potential of each cell in a group of five while they are being charged. As the potential rises for any one of the cells in the group, the circuit begins reducing the charge current to the series group of cells so that when the third terminal potential of any cell reaches a predetermined maximum, the charge current will have been reduced to a preset trickle charge.

In its present form this circuit is to be used as a laboratory instrument. With additional detectors, it will accommodate virtually any number of cells. In further developments this circuit will be temperature compensated and otherwise made ready for satellite applications.

A detailed description of the operation of this control circuit is included in Appendix A of this report.

MEL Report 283/64
USN
MARINE ENGINEERING LABORATORY


Figure 2
Battery Switching Circuit Figure Cadmium
ㅊ

The entire charge current control circuit is shown in Figure l-A. This circuit was specifically designed to be used with three-terminal, nickel-cadmium cells manufactured by two different companies. The characteristics of the third terminal potential of the cells from these two manufacturers are not the same. For circuit-design purposes the chief difference is that the third-terminal potential of the cells from Company $B$ does not increase at the same rate as that of the cells from Company A. This means that the circuit controlling the charge current must have two modes of operation, one each for the cells of each manufacturer. A selector switch is provided for choosing the mode of operation desired.
3.1 Theory of Operation. The circuit consists of five sections: a power supply, a square wave driver, a detector section containing a detector for each cell, a current control, and a time delay section. The power supply converts 115 volts, 60 -cycle ac to 10 volts dc $\pm 1$ percent regulated for input and load variations. This is the bias supply for the remaining sections. The square wave driver provides a $500 \mathrm{cps}, 4$-volt (positive only) square wave for the detector. Each detector samples the third-terminal potential for its cell 500 times a second and translates this information to a d-c level. Each detector has an input impedance greater than 500 ohms and yields complete isolation between cells and between its cell and the following circuitry. The current-control section uses the d-c level from the detectors to decrease the battery charging current from full charge to a trickle charge as a cell's third-terminal potential increases. The charge current being controlled is derived from an external supply. The time delay section, when used, causes the initial decrease in charging current to be delayed by 5 minutes after a cell's third-terminal potential reaches the level which would normally cause the charge current to begin decreasing. The highest third-terminal potential of each group of cells governs the charging rate of the group.
3.2 The A Mode. When used in conjunction with the cells from Company (selector switch in Position A), the circuit admits a full charging current into the five cells when they are in a discharged state. As any one cell nears its fully charged condition, its third-terminal potential begins to increase from zero. When this potential reaches approximately 125 millivolts (mv), the charge control section of the circuit begins to decrease the charging current into the cells. As
any cell's third-terminal potential increases above 125 mv , the charging current decreases linearly, until the current is reduced to a trickle charge when the third-terminal potential of any cell has reached 250 mv . If the thirdterminal potentials continue to increase, the circuit will remain in this trickle charge condition until the cells are manually disconnected. If all third-terminal potentials fall below 250 mv , the charge current will increase linearly and again be controlled by the highest third-terminal potential.
3.3 The B Mode. With the selector switch in the B position, the circuit will allow a full charge current into the five discharged cells. However, in this mode when the thirdterminal potential of any cell increases to 125 mv , a 5 -minute time delay is initiated. For the next 5 minutes, a full charge current will continue into the cells regardless of the condition of their third-terminal potentials. At the end of 5 minutes, control of the charging current will be returned to the cell with the highest third-terminal potential. If this potential is still 125 mv , the full charge current will continue; if it is between 125 and 250 w, the charging current will decrease to a value proportional to it; if it is above 250 mv , the charging current will immediately reduce to its trickle charge level. That is, at the end of the 5-minute time delay, the operation of the circuit in the $B$ mode is identical to the A mode, with respect to the third-terminal potentials. In either mode of operation, the respective cells, after the charge current has been reduced to trickle charge level, should have been charged to approximately 110 percent of their capacity.

### 4.0 SUMMARY OF REPORT

4.1 As stated previously, the silver-cadmium battery sensing and switching circuit development project will be considered concluded after final temperature tests have been completed.
4.2 The charge current control circuit for the threeterminal nickel-cadmium cells project has been completed for the laboratory instrument phase, and two prototypes have been delivered to NASA, Goddard Space Flight Center, Code 636.2. Several of these instruments have been produced by a manufacturing firm at NASA's request and are now being used in their three-terminal battery testing program at NAD,

Crane, Indiana. In later developments this curcuit will be temperature compensated and otherwise made suitable for satellite applications.

## Appendix A

Circuit Description of Charge Current Control Circuit

This appendix refers to Figure l-A and describes the stage by stage operation and adjustments in the main portions of the charge-current control circuit for three-terminal nickel-cadmium cells.

- The power supply is standard bridge rectifier; filter, and series voltage regulator. It consists of $Q_{10}$ and $Q_{11}$ ' $\mathrm{D}_{9}$ through $\mathrm{D}_{15}, \mathrm{R}_{23}$ through $\mathrm{R}_{29}, \mathrm{C}_{8}, \mathrm{~L}_{7}$ and $\mathrm{T}_{3}$. It converts 115 volts, $\pm 10$ percent 60 -cycie ac to 10 volts dc $\pm 1$ percent regulated for a load variation of 100 percent.

The drive flip-flop is a standard type. It consists of $Q_{5}$ and $Q_{6}, D_{7}, R_{10}$ through $R_{13}, C_{3}$, and $C_{4}$. It provides a 500-cycle, 4 -volt positive square wave to the detectors as a sampling signal.

Each detector consists of $Q_{4}, D_{4}$ through $D_{6}, R_{6}, R_{8}$, $C_{2}$, and $T_{1}$. Resistor $R_{9}$ is a $47-o h m$ leakage resistor from the third terminal to the negative terminal of each cell as specified by NASA. These detectors have a d-c input resistance greater than 500 ohms, and because of the transformers, $T_{1}$, leave the third terminals (control electrodes) of the cells completely isolated from each other. The OR circuit formed at the output mode of the detectors effectively isolates the detector outputs from each other. If a cell is in a discharged condition, its third-terminal potential is virtually zero; thus, no dc flows through $D_{6}, R_{8}$, and the dc side of $T_{1}$. For the square wave sampling signal in the a-c side of $T_{1}$, this path appears as a high impedance. Therefore, the energy of the square wave is stored in $C_{2}$, since the path through $D_{5}$ and $C_{2}$ is a lower impedance. This allows $C_{2}$ to maintain a d-c voltage level sufficient to bias $Q_{4}$ on in a near saturation state. As the nickel-cadmium cell charges up, its third-terminal potential increases, thus allowing a low dc to flow through $\mathrm{D}_{6}, \mathrm{R}_{8}$, and the $\mathrm{d}-\mathrm{c}$ side of $\mathrm{T}_{1}$. As this current increases (with an increasing third terminal potential), the dynamic impedance of Diode $\mathrm{D}_{6}$ decreases, thus lowering its reflected impedance as seen by the square wave. As this impedance decreases, more energy is dissipated through $T_{1}$ and less is stored in $C_{2}$. This will lower the $d-c$ voltage maintained by $C_{2}$ and will cause $Q_{4}$ to travel through its active region toward cutoff. When $Q_{4}$ is near saturation, its collector voltage is held at less than $l$ volt, but as it moves through the active region toward cutoff, its collector voltage increases from less than 1 volt toward a maximum of

10 volts (the bias supply). With Diodes $\mathrm{D}_{4}$ of the five detectors connected at their cathodes, they act as an OR circuit, meaning that the highest anode voltage is the voltage which appears at the cathode connection of the diodes. Therefore, this is the d-c output level of the detector stage.

The current control stage simply inverts a changing d-c voltage level and converts this to a changing d-c output from an external current supply. This section consists of $Q_{1}$ throuqh $Q_{3}, Q_{12}, D_{1}$ throuqh $D_{3}, R_{1}$ through $R_{5}, C_{i}, S C R_{1}, S_{1}$, and $S_{2}$. $\vec{W} i t h{ }^{\perp}$ Selector Switch $S_{1} \frac{1}{i}$ n the $A$ position, the time delay section is deactivated. A rising detector output voltage (caused by a third-terminal potential rising above 125 mv ) will bias the darlington pair $Q_{12}, Q_{3}$ on from cutoff toward saturation, thus lowering the collector voltage of $Q_{12}, Q_{3}$. As the collector voltage of the darlington pair decreases, the base current of $Q_{2}$ is decreased, thus reducing its collector current. A decreasing collector current in $Q_{2}$ is the same as a decreasing base current in $Q_{1}$. If the base current of $Q_{1}$ is reduced, its collector current is reduced proportionately, thus decreasing the charging current from the external supply into the five nickel-cadmium cells. This will be reduced to trickle charge level when any thirdterminal potential reaches 250 mv .

The time delay section is simply a unijunction-transistor timing circuit adjusted to yield an output pulse 5 minutes after being activated. It consists of $Q_{7}$ through $Q_{9}, D_{8}$, $\mathrm{R}_{14}$ through $\mathrm{R}_{21}, \mathrm{R}_{30}, \mathrm{C}_{5}$ through $\mathrm{C}_{7}, \mathrm{C}_{9}, \mathrm{~T}_{2}, \mathrm{SCR}_{2}$, and $\mathrm{SCR}_{3}$. With Selector Switch $S_{1}$ in the $B$ position, the lo-volt supply is connected to the time-delay circuit, but it is not activated until $\mathrm{SCR}_{2}$ has been gated "on." Also with $\mathrm{S}_{1}$ in this position, the emitter of $Q_{3}$ will not be connected to ground until $S C R_{1}$ has been gated "on." When any third-terminal potential reaches 125 mv , the detector output voltage is at a level sufficient to gate on $\mathrm{SCR}_{2}$, through the field effect transistor $Q_{9}$, thus activating the time delay circuit. So far in this $B$ mode, $Q_{3}$ has been unable to control the remaining portion of the current control section, since its emitter is floating. Therefore, the standing bias condition on $Q_{2}$ maintains the charging current at full charge. Five minutes after the activation of the time delay circuit, its output pulse through $T_{2}$ will gate on $S C R 1^{\prime}$, thus allowing the detector output, through $Q_{12}, Q_{3}$, to control the value of charging
current into the five cells. The same pulse which gated on $\mathrm{SCR}_{1}$ also gated on $\mathrm{SCR}_{3}$, enabling the energy stored in $\mathrm{C}_{9}$ to turn off $\mathrm{SCR}_{2}$ and deactivate the time delay circuit. Now the value of the charging current will depend on the detector output and its control will be the same as that described above for the $A$ mode.

There are a number of adjustments possible in both the detector and the current control sections. The value of the third-terminal potential at which the charging current begins to decrease (or at which the time-delay circuit is activated in the case of $B$ mode) can be varied by adjusting $R_{7}$. Increasing $R_{7}$ will allow the third-terminal potential to rise to a value greater than 125 mv before the charging current begins to decrease. Decreasing $R_{7}$ will have just the opposite effect. As this adjustment is made, the value of the third-terminal potential at which the charging current reaches trickle charge level is varied also, with the difference between the two potentials remaining essentially the same. Variable Resistor $R_{5}$ is included as a calibration adjustment. It is generally set when the circuit is first used to account for any difference in the gain of $Q_{3}$ from its design value. It is set in conjunction with the initial $R_{7}$ adjustments and afterwards only if $Q_{3}$ is ever replaced. Its value will be in the neighborhood of 50 kilohms. The trickle charge value can be varied from less than 1 to greater than 2 amperes by adjusting $R_{1}$. By increasing $R_{1}$, the value of the trickle charge will be decreased and vice versa. Adjustments to $R_{1}$ are made only when $S_{2}$ is depressed. Switch $S_{2}$ is a normally closed pushbutton switch. Depressing $S_{2}$ allows the trickle-charge current to be adjusted without any effects from the rest of the control circuitry. The value of the full charging current can be varied from 5 to 15 amperes by adjusting $R_{2}$. Increasing $R_{2}$ will decrease the full charge current value, while decreasing $R_{2}$ will increase the full charge current value. When the full charge current is adjusted with $R_{2}$, the current limit on the external current supply should also be set for this value. When $\mathrm{R}_{2}$ is being adjusted, it is preferable to keep $\mathrm{Q}_{1}$ in saturation. If $R_{2}$ is adjusted for the desired full-charge current, and as a result the collector to emitter voltage of $Q_{1}$ becomes greater than 0.4 to 0.6 volt, then the output voltage of the external current supply should be reduced to return to this condition. This is done in order to minimize the
power dissipated by $Q_{1}$. The maximum power consumed by the full control circuit from the lo-volt bias source is 250 mw (at a setting of 2 -ampere trickle charge with a corresponding full charge level of 15 amperes).
$\begin{array}{cc} & \text { USN } \\ \text { MARINE } & \text { ENGINEERING }\end{array}$

Figure 1-A
Charge Current Control Circuit

Parts List For Charge Current Control Circuit



[^0]:    *Abbreviations used in this text are from the GPO Style Manual, 1959, unless otherwise noted.

