https://ntrs.nasa.gov/search.jsp?R=19660030417 2020-03-16T17:54:43+00:00Z

SDL-5-588-1

# A STUDY ON THE EFFECTS OF Co<sup>60</sup> J-RADIATION ON STEAM-GROWN SiO<sub>2</sub> MOS STRUCTURES

2

NASA Grant Ns6-588

### Theoretical and Experimental Studies of Radiation Induced Damage to Semiconductor Surfaces and the Effects of this Damage on Semiconductor Device Performance

1 September 1966

by

Robert J. Mattauch Robert W. Lade (Advisor)

Semiconductor Device Laboratory Department of Electrical Engineering North Carolina State University at Raleigh, North Carolina

#### ABSTRACT

3

MATTAUCH, ROBERT JOSEPH. A study on the effects of  $Co^{60}$  $\mathcal{T}$ -radiation on the steam-grown SiO<sub>2</sub> MOS structures. (Under the direction of ROBERT WALTER LADE).

MOS capacitors were fabricated on both p- and n-type silicon substrates which had been thermally oxidized in a steam atmosphere. Capacitance-bias voltage curves were obtained with a measuring frequency of 100 kHz for both type devices.

Divice curve shift along the bias voltage axis yielded data from which it was deduced that the oxide charge moved by a diffusion mechanism. That charge was found to be positive and have an activation energy very near that of sodium in fused silica.

Exposure of the devices to a gamma ray flux from a  $co^{60}$  source had the effects of both shifting the device curves along the voltage axis and decreasing the slope of those curves. A surface state density determination technique was employed and it was learned that the exposure of 3.6 x  $10^6$  roentgens caused the density of charges located at the oxide-semiconductor interface to increase from  $10^{11} \text{ cm}^{-2} \text{eV}^{-1}$  by an order of magnitude.

It was learned from  $Co^{60}$  irradiation and elevated temperature studies that the surface state density can be

decreased to its initial value but the oxide charge density is permanently decreased from approximately  $10^{12}$  cm<sup>-2</sup> to approximately 5 x  $10^{11}$  cm<sup>-2</sup>. A model based upon the Compton effect in the oxide is presented to explain the noted oxide charge change.

# TABLE OF CONTENTS

.

1

١.

ŗ

|     |              |                                                           | Page   |
|-----|--------------|-----------------------------------------------------------|--------|
| LIS | T OF T       | ABLES                                                     | v      |
| LIS | r of f:      | IGURES                                                    | vi     |
| 1.  | INTRO        | DUCTION                                                   | 1      |
| 2.  | REVIE        | W OF LITERATURE                                           | 5      |
|     | 2.1.<br>2.2. | Non-Radiation                                             | 5<br>6 |
| 3.  | THE CA       | ALCULATION OF SURFACE STATE DENSITY                       | 9      |
|     | 3.1.         | Device Structure, Band Diagram, and<br>Equivalent Circuit | 9      |
|     | 3.2.         | Prediction of Capacitance-Bias Curves                     | 19     |
|     | 3.3.         | Determination of Surface State Density                    | 21     |
| 4.  | OXIDE        | CHARGES                                                   | 30     |
|     | 4.1.         | Horizontal Curve Displacement Due to                      | 20     |
|     | A 2          | Annealing Regults for Sodium Contamination                | 24     |
|     | 4.3.         | A Diffusion Model for Ion Transport in                    | 34     |
|     |              | Silicon Dioxide                                           | 39     |
|     | 4.4.         | A Trapping Model for Ion Transport in<br>Silicon Dioxide  | 47     |
| 5.  | MOS CA       | APACITOR FABRICATION TECHNIQUES                           | 49     |
|     | 5.1.         | Introduction                                              | 49     |
|     | 5.2.         | Materials Used                                            | 51     |
|     | 5.3.         | Surface Lapping                                           | 51     |
|     | 5.4.         | Surface Polishing                                         | 52     |
|     | 5.5.         | Glassware Cleaning                                        | 54     |
|     | 5.6.         | Wafer Cleaning                                            | 57     |
|     | 5.7.         | Oxidation                                                 | 58     |
|     | 5.8.         | Gate Electrodes and Ohnic Contacts                        | 60     |
|     | 5.9.         | Mounting and Storage of MOS Capacitors                    | 63     |
|     | 5.10.        | Oxide Thickness Measurement                               | 64     |
| 6.  | MEASU        | REMENTS                                                   | 70     |
|     | 6.1.         | Introduction                                              | 70     |
|     | 0.2.         | Equivalent Circuit                                        | 70     |

iii

TABLE OF CONTENTS (Continued)

|     | 6.3.   | Point-by-Point Capacitance Data Acquisition | 72   |
|-----|--------|---------------------------------------------|------|
|     | 6.4.   | Automatic Data Acquisition Technique        | 76   |
|     | 6.5.   | Accuracy of Measurements                    | 81   |
|     | 6.6.   | High Frequency Measurements                 | 82   |
|     |        |                                             |      |
| 7.  | NON-I  | RRADIATION ANNEALING DATA                   | 86   |
|     |        |                                             | 00   |
|     | 7.1.   | Introduction                                | 86   |
|     | 7.2.   | Annealing Procedures                        | 86   |
|     | 7.3.   | General Annealing Results for               | 00   |
|     |        | n-type Material                             | 07   |
|     | 74     | General Appealing Deculta for               | 07   |
|     |        | n-type Material                             | 05   |
|     | 75     | Ovido Chargo Examples Dates                 | 95   |
|     | 7.5.   | Mobile Ten Actionation Rates                | 104  |
|     | 7.0.   | MODILE ION ACTIVATION Energy                | _    |
|     |        | Determination and Conclusions               | 111  |
| ~   |        |                                             |      |
| 8.  | SURFA  | CE STATE DENSITIES FOR NON-IRRADIATED       |      |
|     | AND    | GAMMA IRRADIATED DEVICES                    | 120  |
|     |        |                                             |      |
|     | 8.1.   | Introduction                                | 120  |
|     | 8.2.   | Radiation Source and Procedures             | 120  |
|     | 8.3.   | Surface State Density Determination         |      |
|     |        | for a p-type Substrate Device               | 121  |
|     | 8.4.   | Surface State Density Determination         |      |
|     |        | for an n-type Substrate Device              | 126  |
|     | 8.5.   | Device Curve Confirmation Data              | 131  |
|     |        |                                             | 101  |
| 9.  | RATTAT | TON INDUCED ONTOF CHAPGE CHANGE             | 1/5  |
|     |        | TION INDICALD ON THE CHANGE CHANGE          | T4 ) |
|     | 91     | Introduction                                | 145  |
|     | 9 2    | Radiation Efforts on Annoalod Dowing Common | 145  |
|     | 93     | A Model for the Calculation of the Owide    | 145  |
|     | 2.3.   | Charge Change                               |      |
|     | 9.4    | Model for Employing the observable it       | 151  |
|     | 5.4.   | Change Wanistians                           |      |
|     |        | Change variations                           | 154  |
| 10  | CIDDAN |                                             |      |
| 10. | SUMMAI | RI, CONCLUSIONS, AND RECOMMENDATIONS        |      |
|     | FOR    | FURTHER STUDY                               | 165  |
|     |        |                                             |      |
|     | 10.1.  | Summary and Conclusions                     | 165  |
|     | 10.2.  | Recommendations for Further Study           | 166  |
|     |        |                                             |      |
| 11. | LIST   | OF REFERENCES                               | 168  |
|     |        |                                             |      |
| 12. | APPENI | DICES                                       | 171  |
|     |        |                                             |      |
|     | 12.1.  | Appendix A                                  | 171  |
|     | 12.2.  | Appendix B                                  | 172  |

iv

# LIST OF TABLES

.

| 7.1. | Summary of annealing trends for n-type substrate MOS capacitors                                                    | 96  |
|------|--------------------------------------------------------------------------------------------------------------------|-----|
| 8.1. | Gamma ray exposure information for p-type<br>device number 36-44                                                   | 124 |
| 8.2. | Gamma ray exposure information for n-type<br>device number 14-45                                                   | 128 |
| 8.3. | Gamma ray exposure information for n-type<br>devices 14-15, 14-25, 14-55 and p-type<br>devices 36-41, 36-42, 36-43 | 132 |
| 9.1. | Gamma ray exposure information for n-type device 14-41                                                             | 148 |

v

Page

# LIST OF FIGURES

Page

| 1.1 | A typical MOS transistor structure                                                                                                                                                                                                                                                                                                                                                         | 2  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 3.1 | Potential band diagram for a p-type substrate<br>MOS capacitor with an applied voltage, V                                                                                                                                                                                                                                                                                                  | 10 |
| 3.2 | The basic MOS equivalent circuit (Source:<br>Zaininger (1964), p.76)                                                                                                                                                                                                                                                                                                                       | 14 |
| 3.3 | Diagram showing substrate resistance (Source:<br>Zaininger (1964), p.77)                                                                                                                                                                                                                                                                                                                   | 16 |
| 3.4 | Surface equivalent circuits (a) for surface<br>inversion and (b) for surface depletion and<br>accumulation (Source: Zaininger (1964), p. 83)                                                                                                                                                                                                                                               | 18 |
| 3.5 | A typical capacitance-bias voltage curve for<br>a p-type device with the three modes of<br>operation shown                                                                                                                                                                                                                                                                                 | 20 |
| 3.6 | Typical curves showing the general shape of<br>(a) $dV_{sc}/d\psi_s$ as a function of applied bias<br>voltage, and (b) $dV_{sc}/d\psi_s$ as a function of<br>surface potential                                                                                                                                                                                                             | 26 |
| 3.7 | A typical curve of surface state density, $N_{ss}$ , as a function of surface potential, $\psi_s$ · · · · ·                                                                                                                                                                                                                                                                                | 28 |
| 4.1 | Charge induced in the gate, $dQ'_g$ , and in the semiconductor, $dQ'_s$ , due to an arbitrary charge distribution, $\rho(x)$ , in the oxide                                                                                                                                                                                                                                                | 32 |
| 4.2 | <pre>Experimentally obtained capacitance-bias voltage<br/>curves illustrating the effects of elevated<br/>temperature annealing with an applied bias<br/>voltage. (1) Original curve. (2) Curve after<br/>a 5 minute anneal at 150°C with +10 v applied.<br/>(3) Curve after 5 minutes at 150°C with gate<br/>short-circuited to substrate (Source: Snow<br/>et al. (1965), p. 1666)</pre> | 36 |
| 4.3 | Hypothesised charge distribution for a contam-<br>inated MOS device oxide. The initial distri-<br>bution corresponding to curve (1) of Figure 4.2<br>is shown in (a) while the distribution correspond-<br>ing to curve (2) of Figure 4.2 is shown in (b) and<br>the distribution corresponding to curve (3) of<br>Figure 4.2 is shown in (c) (Source: Snow <u>et al</u> .                 |    |
|     | (1965), p. 1667)                                                                                                                                                                                                                                                                                                                                                                           | 37 |

,

| 4.4 | The ion concentration, N(x), and the electric<br>field, E(x), in the oxide near the metal-<br>oxide-interface (Source: Snow et al. (1965),      |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
|     | p. 1670)                                                                                                                                        |
| 4.5 | Normalized excess charge induced in the silicon as<br>a function of the square root of time (Source:<br>Snow <u>et al</u> . (1965), p. 1672)    |
| 5.1 | Diagram of a clean silicon surface                                                                                                              |
| 5.2 | Diagram of the angled turntable used for<br>wafer polishing                                                                                     |
| 5.3 | Steam oxidation equipment diagram                                                                                                               |
| 5.4 | Silicon oxide thickness as a function of<br>oxidation time for various temperatures<br>in a steam atmosphere (Source: Donovan<br>(1965), p. 49) |
| 5.5 | Current-voltage curves for test ohmic contacts:<br>curve (a) is for p-type material and curve (b)<br>is for n-type material                     |
| 5.6 | Mounted MOS capacitor                                                                                                                           |
| 5.7 | Diagram of equipment used in forming multiple-<br>beam interface patterns (Source: Donovan<br>(1965), p. 197)                                   |
| 5.8 | Typical interference pattern obtained when<br>measuring oxide thickness using the Fizeau<br>fringes technique                                   |
| 6.1 | Diagram of circuitry used in acquisition of point-<br>by-point capacitance-bias voltage data 73                                                 |
| 6.2 | Simplified bridge circuit showing biasing<br>arrangement                                                                                        |
| 6.3 | A typical point-by-point capacitance-bias<br>voltage curve taken for an n-type device 77                                                        |
| 6.4 | Diagram of automatic capacitance-bias voltage<br>plotting equipment                                                                             |

Page

| 6.5 | A typical capacitance-bias voltage curve<br>for an n-type device obtained by means<br>of the x-y recorder                                                                                                                                                                                                                                                          |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.6 | Measured accumulation regime capacitance versus<br>measurement frequency for a typical device 84                                                                                                                                                                                                                                                                   |
| 7.1 | Capacitance-bias voltage curves for a typical<br>n-type device: curve (1) was taken prior to<br>annealing; curve (2) was taken after a 12 hour,<br>75°C anneal with -5.0 volt bias applied; curve<br>(3) was taken after a 1 hour, 75°C anneal with<br>+5.0 volt bias applied; curve (4) was taken<br>after a 4 hour, 75°C anneal with a -5.0 volt<br>bias applied |
| 7.2 | Capacitance-bias voltage curves for an n-type<br>device: curve (1) was taken after a 1 hour,<br>100°C, -5.0 volt anneal; curves (2) through<br>(5) were each taken after a 5 minute, 100°C,<br>+5.0 volt anneal                                                                                                                                                    |
| 7.3 | Capacitance-bias voltage curves for an n-type<br>device: curve (1) was taken after a 100°C,<br>negative bias anneal and is in the negative<br>saturation position; curve (2) is in the<br>intermediate position resulting after a 100°C,<br>open-circuit anneal                                                                                                    |
| 7.4 | A typical capacitance-bias voltage curve for a p-type device with the operation regimes shown 98                                                                                                                                                                                                                                                                   |
| 7.5 | MOS device diagrams showing the device coupled<br>to the external wafer in (a) and a decoupled<br>device in (b) 99                                                                                                                                                                                                                                                 |
| 7.6 | Capacitance-bias voltage curves for a typical<br>p-type device: curve (1) was taken before any<br>annealing while curve (2) was taken after a<br>negative bias anneal 102                                                                                                                                                                                          |
| 7.7 | Capacitance-bias voltage curves for a typical<br>p-type device showing the effect of permanent<br>surface inversion: curve (1) is in the negative<br>saturation position while curve (2) was taken<br>after a 75°C, positive bias anneal 102                                                                                                                       |

Page

| 7.8  | Capacitance-bias voltage curves for a p-type<br>device: curve (1) is in the negative<br>saturation position while curve (2) was<br>taken after a 75°C, open circuit anneal                                                                           | 105 |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7.9  | Capacitance-bias voltage curves for an n-type<br>device: curve (1) is in the negative<br>saturation position while curve (2) was<br>taken after a 5 minute, 75°C, +3.0 volt anneal                                                                   | 107 |
| 7.10 | <ul> <li>Capacitance-bias voltage curves for n-type device, number 14-33: curve (1) is in the negative saturation position while curves</li> <li>(2) through (5) were each taken after a 5 minute, 75°C, +3.0 volt anneal</li></ul>                  | 109 |
| 7.11 | Oxide charge transfer and device curve voltage<br>shift as a function of 75°C annealing time as<br>determined from the device curves shown in<br>Figure 7.10                                                                                         | 110 |
| 7.12 | 2 Capacitance-bias voltage curves for n-type device,<br>number 14-33: curve (1) is in the negative<br>saturation position while curves (2) through<br>(5) were taken after one 10 minute and three<br>20 minute, 62°C, +3.0 volt anneal respectively | 112 |
| 7.13 | Oxide charge transfer and device curve voltage<br>shift as a function of 62 <sup>0</sup> C annealing time as<br>determined from the device curves shown in<br>Figure 7.12                                                                            | 113 |
| 7.14 | Capacitance-bias voltage curves for n-type device,<br>number 14-33: curve (1) is in the negative<br>saturation position while curves (2) through (6)<br>were each taken after a 3 hour, 50°C, +3.0 volt<br>bias anneal                               | 114 |
| 7.15 | 5 Oxide charge transfer and device curve voltage<br>shift as a function of 50°C annealing time as<br>determined from the device curves shown in<br>Figure 7.14 •                                                                                     | 115 |
| 7.16 | 5 Oxide charge transfer as a function of the<br>square root of annealing time for 50°C, 62°C,<br>and 75°C, +3.0 volt anneals                                                                                                                         | 116 |

х

.

| 7.17 | Temperature dependence of the initial slopes<br>of the charge transfer curves of Figure 7.16<br>as a function of the reciprocal of time<br>along with the activation energy line for<br>sodium in fused silica | 118 |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 8.1  | Normalized primary photon flux as a function of<br>energy in the sample chamber of the Gammacell<br>220 (Source: Atomic Energy of Canada, Ltd.,<br>Ottawa, Canada)                                             | 122 |
| 8.2  | Point-by-point capacitance-bias voltage curves for<br>p-type device number 36-44 showing shift of curves<br>toward more negative bias with increasing gamma<br>radiation as given in Table 8.1                 | 125 |
| 8.3  | Curves of surface state density versus surface<br>potential for increasing gamma irradiation of<br>device number 36-44 as given in Table 8.1                                                                   | 127 |
| 8.4  | Point-by-point capacitance-bias voltage curves<br>for n-type device number 14-43 showing shift of<br>curves toward more negative bias with increasing<br>gamma radiation as given in Table 8.2                 | 129 |
| 8.5  | Curves of surface state density versus surface<br>potential for increasing gamma irradiation of<br>device number 14-43 as given in Table 8.2                                                                   | 130 |
| 8.6  | Capacitance-bias voltage curves for n-type<br>device number 14-15 with gamma irradiation as<br>a parameter as given in Table 8.3                                                                               | 133 |
| 8.7  | Capacitance-bias voltage curves for n-type<br>device number 14-25 with gamma irradiation as<br>a parameter as given in Table 8.3                                                                               | 134 |
| 8.8  | Capacitance-bias voltage curves for n-type device<br>number 14-55 with gamma irradiation as a<br>parameter as given in Table 8.3                                                                               | 135 |
| 8.9  | Capacitance-bias voltage curves for p-type device<br>number 36-41 with gamma irradiation as a<br>parameter as given in Table 8.3                                                                               | 136 |

Page

· .

\_

- 1

| P | a | g | e |
|---|---|---|---|
|   |   | _ |   |

| 8.10 | Capacitance-bias voltage curves for p-type<br>device number 36-42 with gamma irradiation<br>as a parameter as given in Table 8.3                                                                    |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8.11 | Capacitance-bias voltage curves for p-type<br>device number 36-43 with gamma irradiation<br>as a parameter as given in Table 8.3                                                                    |
| 8.12 | Normalized reciprocal transition region slope<br>of device curves shown in Figure 8.2 as a<br>function of gamma exposure time 140                                                                   |
| 8.13 | Normalized reciprocal transition region slope<br>of device curves shown in Figure 8.4 as a<br>function of gamma exposure time                                                                       |
| 8.14 | Normalized reciprocal transition region slope<br>of device curves shown in Figures 8.6, 8.7,<br>and 8.8 as a function of gamma exposure time 142                                                    |
| 8.15 | Normalized reciprocal transition region slope<br>of device curves shown in Figures 8.9, 8.10,<br>and 8.11 as a function of gamma exposure time 143                                                  |
| 9.1  | Negative saturation capacitance-bias voltage<br>curves: curve (1) was taken prior to irradiation<br>while curves (2) through (10) were taken after<br>irradiation periods as shown in Table 9.1 147 |
| 9.2  | Semiconductor charge change and device curve<br>voltage shift as a function of gamma<br>irradiation time for small times                                                                            |
| 9.3  | Semiconductor charge change and device curve<br>voltage shift as a function of gamma<br>irradiation time for large times                                                                            |
| 9.4  | Diagram showing energies at which each of the principal gamma ray processes become dominant (Source: Evans (1955), p. 712)                                                                          |
| 9.5  | Diagram of the Compton effect in silicon 157                                                                                                                                                        |
| 9.6  | Band diagram of the MOS structure with the oxide<br>in the negative saturation condition 158                                                                                                        |
| 9.7. | Diagram of hole-electron pair generation by the<br>Compton effect in the oxide                                                                                                                      |

xii

#### 1. INTRODUCTION

The metal-oxide-semiconductor (MOS) configuration has become invaluable as a tool in the study of oxide and oxidesemiconductor interface properties. The metal-oxide-semiconductor transistor was first proposed by Lilienfeld (1928) and has since that time gained acceptance as an operational amplifying circuit element.

The device is a capacitor consisting of one metal plate and one semiconductor plate with a thin dielectric placed between the two and in intimate contact with each. A metal contact is made to each of two opposite sides of the semiconductor exterior to the capacitor region as is seen in Figure 1. A voltage applied between the metal and the semiconductor will cause either holes or electrons to be drawn to the oxide-semiconductor interface region of the semiconductor. Thus the conductivity of the silicon between the two metal contacts designated as a "source" and "drain" is a function of the metal-to-semiconductor bias magnitude and polarity.

The operation of this device is strongly dependent upon the properties of the region of the semiconductor directly adjacent to the oxide-semiconductor interface, the oxide, and also the interface itself. Hence, study of these properties and their dependence upon externally controllable parameters is necessary in understanding the operation and behavior of the MOS transistor. To this end the MOS capacitor has been



1

.

.



Figure 1.1. A typical MOS transistor Structure

used as a tool for such study. This capacitor (having the MOS configuration) is simply the MOS transistor with the source and drain contact delieted in fabrication.

It is impossible to fabricate this transistor or capacitor without causing a layer of charge to be located at the oxide-semiconductor interface. This is to be expected on the basis that a "clean" semiconductor surface is strongly p-type due to broken or "dangling" host atom bonds as discussed by Atalla <u>et al</u>. (1959). The polarity and concentration of the charge in this layer are factors of great importance in the operation of the MOS transistor.

Methods have been devised whereby this charge polarity and magnitude are determinable. These methods involve capacitance measurements as a function of metal-to-semiconductor bias voltage and will be discussed at length in Chapters 3 and 4 of this thesis.

The amount, polarity and distribution of charge located in the oxide dielectric are also strong factors in the operation of this transistor. Since fabrication techniques for this device involve oxide growth at a high temperature in either a wet oxygen or steam atmosphere any impurities such as alkali ions which are commonly found to some extent in even the purest water will act as impurities in the oxide. An oxide of the order of 1.0 micron in thickness containing a charge of  $10^{12}$  cm<sup>-2</sup> has a charge contamination of approximately 1.0 ppm as reported by Snow et al. (1965). If an oxide

is grown in a dry oxygen atmosphere at elevated temperatures hydrogen ions (protons) will be present in the oxide. A method of determining oxide charge polarity and change has been devised and will be discussed in detail in Chapter 4.

The purpose of this thesis is to determine the nature of the oxide charge, to determine both the pre- and post- $Co^{60}$  gamma irradiation silicon surface state densities, and to determine the effect of such radiation on the oxide charge. These studies were carried out on MOS capacitors fabricated on both p- and n-type silicon. Device oxides were grown at elevated temperatures in a steam atmosphere. The externally observable capacitance as a function of bias voltage was used to determine the silicon surface charge density and also the changes in oxide charge density.

The nature of the oxide charge was determined by annealing studies at various temperatures. The change in the oxide charge density due to the gamma radiation is explained on the basis of neutralization of positive oxide charges by electrons which were freed by that radiation. A change in the silicon surface charge density due to the radiation is noted. It is determined, however, that the charge density can be returned to very nearly its original value by elevated temperature annealing under a bias potential.

### 2. LITERATURE REVIEW

### 2.1 Non Radiation

The existence of surface charge states on semiconductor materials was born out of the now classic field effect experiment performed by Shockley and Pearson (1948). The experimental configuration used by these authors was basically that of an MOS transistor which allowed them to monitor surface conductance as a function of an electric field applied normal to that surface. Kingston (1956) summed up rather thoroughly the work done on germanium up to 1955.

The dependence of the capacitance of the MOS structure upon bias was noted by Brown <u>et al</u>. (1956) but it was not until Atallia <u>et al</u>. (1959) developed an effective technique for growing a surface passivation oxide on silicon that a thermally grown oxide dielectric was feasible. Preliminary studies were carried out on the frequency dependence of the experimentally observable capacitance-bias voltage relations of the MOS capacitor by Lehovec <u>et al</u>. (1961), Terman (1962), Lehovec <u>et</u> <u>al</u>. (1963), Lehovec (1963), and Lehovec and Slobodskoy (1964).

The introduction of the silicon insulated-gate-fieldeffect transistor by Hofstein and Heiman (1963) essentially marked the beginning of silicon MOS studies on a large scale. Heiman (1964) developed a physical model for the MOS diode by extending the work of Rose (1963). Zaininger (1964) carried out experimental work on the determination of silicon

surface state density with respect to energy by investigating the depletion and accumulation portions of the observable capacitance-bias relations. Hofstein (1965) investigated the inversion region of the capacitance-bias curves for the silicon MOS diode and found that the first order, one dimensional equivalent circuit proposed by Lehovec and Slobodskoy (1964) did not explain two anomalies, thus a two dimensional model was proposed.

Outgrowths of these investigations were the development of a method for determining conductivity type from MOS capacitance measurements of Heiman et al. (1964) and information on hydrogen induced surface states at a Si-SiO<sub>2</sub> interface by Zaininger and Warfield (1964). Instability of MOS transistor operating characteristics led to the search of a SiO2 stabilization technique. Kerr et al. (1964) reported on such a technique in which the oxide was doped with phosphorous. The success of this technique is believed dependent on the ability of the phosphorous to act as a getter for any positive space charge located in the oxide as reported by Kooi (1965b). Investigations into MOS instability by the study of oxide properties were carried out by Snow et al. (1965), Kooi (1965b), Whelan (1965), and Hofstein (1966).

### 2.2 Radiation

Szedon and Sandor (1965) irradiated MOS diodes with low energy (10-20-keV) electrons and noted not only a horizontal

shift but also a change in derivative of the experimental capacitance-bias curves. They attributed these changes to an increase in the number of surface states at the Si-SiO<sub>2</sub> interface. Mattauch and Lade (1965) reported the occurance of similar changes in the capacitance-bias characteristics caused by the irradiation of MOS diodes with 1.175 MeV gamma rays.

Kooi (1965a) investigated the influence of X-ray irradiation on the charge distribution in metal-oxide-semiconductor structures by means of the field effect experiment. This led to further studies by Kooi (1965c) in which the MOS structure was fabricated with and without a phosphate glass coating on the oxide dielectric. The devices were subjected to X-ray, gamma rays, and ultraviolet radiation. The ionizing effects of these exposures were detected in all cases by the field effect measurement and in a number of cases by capacitance-It was noted that the radiation bias voltage measurements. caused not only a change in the oxide charge density but also an increase in the density of charge located at the Si-SiO<sub>2</sub> interface. The latter effect was seen to be more pronounced on devices for which the oxide had been thermally grown in a wet ambient. Kooi (1965c) concluded by discussing a few possible relations between the SiO2 structure and the observed effects.

Zaininger (1966) carried out an investigation of the effect of high energy electron radiation on MOS diodes and

concluded that the changes observed in surface stated density were caused for the most part by secondary electron emission from the Cr-Ag electrode situated upon the oxide.

The articles mentioned in the above literature review are those which the author feels present a complete background in the area of this thesis.

## 3. THE CALCULATION OF SURFACE STATE DENSITY

### 3.1 Device Structure, Band Diagram, and Equivalent Circuit

A theoretical treatment of the MOS structure is carried out in this chapter. The end product of this mathematical analysis is a method of calculating the density of surface charges located at the oxide-semiconductor interface by the use of experimentally obtainable capacitance-bias voltage relations.

The mathematical model which represents this device is based upon the assumptions that the oxide is perfectly insulating and that any effects due to space charge, tunnel currents, or polarized molecules are negligible. It is generally true that a small number of charges are distributed throughout oxides which have been fabricated by any of the present means, such as wet or dry thermal oxidation or anodic oxidation. If a voltage is applied across the device, causing an electric field in the oxide, it is a good assumption that any voltage drop due to the presence of such oxide charges is small with respect to the overall oxide voltage.

The potential band diagram of Figure 3.1 is applicable to the MOS structure with an externally applied voltage and the above assumptions invoked. The following potential expression results from Figure 3.1.

$$V = \phi_{\rm m} + V_{\rm ox} - x + \psi_{\rm s} - \phi_{\rm f},$$
 (3.1)



Figure 3.1. Potential band diagram for a p-type substrate MOS capacitor with an applied voltage, V

where = voltage applied across the MOS device V  $\phi_{\rm m}$  = work function of the metal (volts)  $V_{OX}$  = total voltage drop across the oxide Х = electron affinity of semiconductor (volts)  $\Psi_{a}$ = surface potential (volts Øf = potential difference between conduction band and Fermi level (volts)  $\psi_{:}$ = intrinsic Fermi potential (volts) Øc = conduction band potential (volts)  $\phi_v$  = valance band potential (volts)

It is necessary for the following discussion of an equivalent circuit and also for the calculation of surface state density that the above listed oxide voltage be assumed to have a constant gradient throughout the oxide. Thus, even though space charge regions occur at both the metal-oxide and the oxide-semiconductor interfaces, the ratios of the oxide thickness to the extent of these space charge regions into the oxide is assumed much greater than unity. The assumption will also be made that there exists no work function difference between the metal and the semiconductor. Thus

and equation 3.1 becomes

$$\mathbf{v} = \mathbf{v}_{\mathbf{ox}} + \boldsymbol{\psi}_{\mathbf{s}} . \tag{3.3}$$

This assumption will be discussed in more detail in chapter 5.

An applied voltage will cause the total metal (gate) charge counterpart to be distributed both in the semiconductor near the surface and also at the oxide-semiconductor interface. Hence,

$$Q_{t} = Q_{SS} + Q_{SC} \tag{3.4}$$

where  $Q_{tot}$  is the charge on the gate,  $Q_{SS}$  is the charge located at the oxide-semiconductor interface, and  $Q_{SC}$  is the charge in the semiconductor. The total capacitance of the MOS structure is defined as

$$C = \frac{dQ_t}{dv} .$$
 (3.5)

The following capacitance and potential definitions are also needed for the discussion of an equivalent circuit.

$$C_{SS} = \frac{dQ_{SS}}{d\psi_S}$$
(3.6)

$$C_{sc} = \frac{dQ_{sc}}{d\psi_s}$$
(3.7)

$$C_{s} = \frac{dQ_{t}}{d\psi_{s}}$$
(3.8)

$$c_{ox} = \frac{dQ_t}{dV_{ox}}$$
(3.9)

$$V_{ss} = \frac{Q_{ss}}{C_{ox}}$$
(3.10)

$$V_{SC} = \frac{Q_{SC}}{C_{OX}}$$
(3.11)

The following expression can also be written by the use of equations (3.4), (3.6), and (3.7),

$$C_{\rm S} = C_{\rm SS} + C_{\rm SC}$$
 (3.12)

This exhibits the fact that the surface state capacitance and the semiconductor capacitance act as though they are effectively in parallel.

The defining equation for the total capacitance between the gate and the semiconductor substrate, (3.5) may be expanded by the use of the chain rule as follows:

$$c = \frac{dQ_t}{dv} = \left(\frac{dQ_t}{dV_s}\right) \left(\frac{dW_s}{dv}\right).$$
(3.13)

Equations (3.1), (3.8), and (3.9) allow one to reduce equation (3.13) to

$$C = \frac{C_{\rm s} C_{\rm ox}}{C_{\rm s} + C_{\rm ox}} .$$
 (3.14)

This equation leads one to the conclusion that the  $C_s$  and  $C_{OX}$  are effectively in a series configuration. As Zaininger (1964) pointed out, care must be taken in viewing this series configuration in the usual circuit-element sense. Two distinct capacitors connected in a series circuit each have a distinct set of charges. In the case of the  $C_s$  and  $C_{OX}$  series configuration only one set of charges is present.

The above work, specifically equations (3.12) and (3.14), along with the realization that a resistance will exist between the semiconductor surface and the back contact, leads to the equivalent circuit shown in Figure 3.2 where  $R_{OX}$  is the leakage resistance from the gate to the semiconductor and  $R_{B}$  is the bulk resistance and the accumulation region resistance.



Figure 3.2. The basic MOS equivalent circuit (Source: Zaininger (1964), p. 76)

The latter which includes both spreading resistance and the accumulation region resistance will be treated in detail in the next paragraph. The semiconductor surface impedance,  $Z_s$ , is a function of the type of carriers in abundance at the surface. It will be discussed further and illustrated by equivalent circuits for both depletion and inversion regime operation later in this chapter.

Figure 3.3 illustrates the positions of both the accumulation region resistance  $R_a$  and the spreading resistance  $R_s$ . Since this work treats radiation effects on MOS structures as made apparent by the investigation of accumulation and depletion regime capacitance-bias voltage measurements, it is a good assumption that  $R_a$  be neglected and  $R_s$  be calculated using the entire semiconductor thickness in order to obtain an estimate of the greatest possible value of the series  $R_a$  and  $R_s$  resistance. A device with circular symmetry is utilized in the laboratory and is the basis for a calculation of  $R_s$  using the method of Zaininger (1964). It can be seen from Figure 3.3 that the radius of the current carrying region is

$$r = a + y \frac{(b - a)}{W}$$
 (3.15)

where a is the radius of the metal electrode and b is the assumed effective radius of the ohmic contact on the back side of the device. The differential spreading resistance is given by



Figure 3.3. Diagram showing substrate resistances (Source: Zaininger (1964), p. 77)

$$dR_{S} = \frac{\rho dy}{A} = \frac{\rho dy}{\pi r^{2}} = \frac{\rho dy}{\pi (a + y(b - a)/W)^{2}} . \qquad (3.16)$$

This expression can be integrated to obtain the total spreading resistance.

$$R_{s} = \int_{0}^{W} \frac{\rho dy}{\pi (a + y(b - a)/W)^{2}} = \frac{\rho W}{\pi ab}$$
(3.17)

The "worst-case" spreading resistance for a typical device is on the order of 50 ohms. This resistance is important in processing the capacitance-bias voltage data as will be seen in following sections.

Lehovec and Slobodskoy (1964) have investigated the impedance of the MOS device in the accumulation, depletion, and inversion regimes and have developed circuit models based upon both their experimental data and the physics of charge transfer at the semiconductor surface. The equivalent circuits are, however, so complex that, in data processing, little, if any meaningful information can be gleaned from them concerning the physical processes at the surface. Hofstein (1965) and Zaininger (1964) have developed, in a manner similar to that found in the first portion of this chapter, simple equivalent circuits which lend themselves nicely to interpretation of data. Figure 3.4 illustrates the simplified equivalent circuit for the device in the inversion regime and the simplified circuit representing the device in the accumulation





Figure 3.4. Surface equivalent circuits (a) for surface inversion and (b) for surface depletion and accumulation (Source: Zaininger (1964), p. 83)

and depletion regimes. Since the accumulation and depletion regimes of operation are of interest in this work the equivalent circuit of Figure 3.4 (part b) will be used as the impedance  $Z_S$  of Figure 3.2. Resistance  $R_e$  characterizes the losses of the device due to charge transitions into and out of surface states,  $C_{SS}$  is the previously defined surface state capacitance, and  $C_{SC}$  is the previously defined semiconductor capacitance.

3.2 Prediction of Capacitance-Bias Curves

An examination of the statistics governing charge carrier density at the semiconductor surface as a function of applied bias voltage will indicate that the MOS capacitance is bias voltage dependent. Such a dependence is shown by the typical normalized capacitance-bias voltage curve in Figure 3.5. This curve is for a p-type device, thus, operation in the accumulation regime indicates the presence of an excess of majority carriers, or holes, at the surface. This is caused by the negative gate voltage just as a positive gate voltage causes an excess number of minority carriers (electrons) to reside at the surface for inversion regime operation. A device, when operated in the depletion regime, has a surface which is practically devoid of both holes and electrons. Whether the solid or dotted capacitance curve of Figure 3.5 is seen in inversion regime operation is dependent upon the frequency of the applied test voltage. As discussed by Hofstein (1965), a low frequency test signal



Figure 3.5. A typical capacitance-bias voltage curve for a p-type device with the three modes of operation shown

may have a period sufficiently long that the minority carriers can follow the varying potential; whereas a high frequency test signal will have a period much shorter than the response time of the minority carriers. One other way exists by which the inversion layer at the semiconductor surface can remain in equilibrium with the bulk. This will be discussed in chapter 7.

### 3.3 Determination of Surface State Density

The method used herein to calculate surface state density as a function of surface potential,  $\psi_s$ , is based on the fundamental potential equation (3.1) which may be written

$$v = v_{ss} + v_{sc} + \psi_s.$$
 (3.18)

In general V and  $V_{\rm SC}$  are determined as functions of  $_{\rm S}$  which then allows the relation existing between  $V_{\rm SS}$  and  $\psi_{\rm S}$  to be determined. The knowledge of  $V_{\rm SS}$  ( $\psi_{\rm S}$ ) readily yields the number of surface charges as a function of surface potential on a unit surface area basis.

The applied voltage V is related to the surface potential in a manner similar to that of Heiman (1964) by means of Poisson's equation and Gauss's law. The latter allows one to write

$$D_{OX} = \epsilon E_{OX} = \frac{\epsilon_{OX}}{W_{OX}} (V - \psi_S) = Q_t. \qquad (3.19)$$

This equation along with (3.5) then enables one to write

$$= C_{OX} \left(\frac{1 - d\psi_s}{dv}\right)$$
(3.20)

where  $C_{OX} = \frac{\epsilon_{OX}}{W_{OX}}$ , which can be utilized along with equation (3.18) to obtain

$$C = C_{ox} \left[ \frac{(dv_{sc}/d\psi_s) + (dv_{ss}/d\psi_s)}{1 + (dv_{sc}/d\psi_s) + (dv_{ss}/d\psi_s)} \right].$$
(3.21)

At this point it must be assumed that the applied test signal is of a frequency sufficiently high so that its period is much shorter than the response time of the surface states. This being the case, one notes that

$$\frac{\mathrm{d} \mathbf{V}_{\mathrm{ss}}}{\mathrm{d} \boldsymbol{\psi}_{\mathrm{s}}} \cong \mathbf{0}$$

С

and equation (3.21) becomes

$$C = C_{OX} \left[ \frac{dV_{SC}/d\psi_{S}}{1 + (dV_{SC}/d\psi_{S})} \right] . \qquad (3.22)$$

Equation (3.22) allows  $dV_{sc}/d\Psi_s$  to be written in terms of C and  $C_{ox}$ 

$$\frac{\mathrm{d}\mathbf{v}_{\mathrm{sc}}}{\mathrm{d}\psi_{\mathrm{s}}} = \frac{\mathrm{C}}{\mathrm{C}_{\mathrm{ox}} - \mathrm{C}} \quad . \tag{3.23}$$

Since C is a function of bias voltage so also is  $dV_{SC}/dV_S$ .  $dV_{SC}/dV_S$  can, however, be calculated as a function of s on a theoretical basis from Poisson's equation. This enables one to relate the applied voltage to the surface potential. If it is assumed that the Fermi level always

remains at least 3 kT from the conduction and valence band edges, Maxwell-Boltzmann statistics may be used. Poisson's equation for p-type material with a concentration,  $N_a$ , of acceptor atoms which are all assumed ionized, then becomes

$$\frac{d^2\psi}{dx^2} = -\frac{q}{E} \left[ p - n + N_D^+ - N_{\overline{A}} \right]$$
(3.24)

which is

$$\frac{d^2 \Psi}{dx^2} = -\frac{g}{E} N_A (e^{-\beta} - 1) - N_O (e^{\beta} - 1)$$
(3.25)

where

$$p = N_{A} e^{-\beta \psi}$$
(3.26)

$$n = N_0 e^{\beta \Psi}$$
(3.27)

$$N_{\rm D}^{\dagger} = N_{\rm O} \tag{3.28}$$

$$N_{\overline{A}} = N_{A}$$
(3.29)

and

$$\beta = \frac{\dot{q}}{kT} \,. \tag{3.30}$$

By means of the substitution

$$\frac{\mathrm{d}\Psi}{\mathrm{d}\mathbf{x}} = \mathbf{u},\tag{3.31}$$

the second derivative term in (3.25) becomes

$$\frac{d^2}{dx^2} = u \frac{du}{d\psi}.$$
(3.32)

This greatly facilitates the integration of (3.25) in the following manner.

$$\int_{0}^{u} u \, du = -\int_{0}^{u} \frac{g}{E} \left[ N_{A} (e^{-\beta} - 1) - N_{O} (e^{\beta} - 1) \right] d\psi \qquad (3.33)$$

The result is

$$\frac{u^2}{2} = -\frac{q}{E} \left[ \psi_{\rm S} \left( N_{\rm A} - N_{\rm O} \right) + N_{\rm A} \left( \frac{kT}{q} \right) \left( -\frac{\beta \psi}{-1} \right) + N_{\rm O} \left( \frac{kT}{q} \right) \left( -\frac{\beta \psi}{+1} \right) \right]. \quad (3.34)$$

Hence

$$\frac{d\Psi}{d\mathbf{x}}\Big|_{\mathbf{S}} = \pm \sqrt{\frac{2N_{\mathbf{A}}kT}{E}} \left[\beta \psi_{\mathbf{S}} - 1 + e^{-\beta \psi_{\mathbf{S}}} + \frac{N_{\mathbf{O}}}{N_{\mathbf{A}}} (e^{\beta \psi_{\mathbf{S}}} - 1 - \beta \psi_{\mathbf{S}})\right]^{\frac{1}{2}} \quad (3.35)$$

But

$$\mathbf{E}_{\mathbf{S}} = -\frac{\mathrm{d}\Psi}{\mathrm{d}\mathbf{x}} \bigg|_{\mathbf{x}=\mathbf{x}_{\mathbf{S}}} , \qquad (3.36)$$

and since

$$E_{OX} \epsilon_{OX} = E_S \epsilon_S \tag{3.37}$$

$$E_{OX} = \frac{\epsilon_{S}}{\epsilon_{OX}} \sqrt{\frac{2N_{A}kT}{s}} \left[ \beta \psi_{S} - 1 + e^{-\beta x_{S}} + \frac{N_{O}}{N_{A}} (e^{\beta x_{S}} - 1 - \beta x_{S}) \right]^{\frac{1}{2}} (3.38)$$

where this field is due to the semiconductor band bending at the surface and has no connection with surface states. Since this is the case

$$V_{SC} = \pm 2\left(\frac{kT}{q}\right)\left(\frac{E_S}{E_{OX}}\right)\left(\frac{W_{OX}}{L_S}\right) \left[\beta\psi_S - 1 + e^{-\beta\psi_S} + \frac{N_O}{N_A}\left(e^{\beta\psi_S} - 1 - \beta\psi_S\right)\right]^{\frac{1}{2}} (3.39)$$

where

$$L_{S} = \left[\frac{2kT\epsilon_{S}}{q^{2}N_{A}}\right]^{\frac{1}{2}} . \qquad (3.40)$$

One differentration of (3.39) yields
$$\frac{dv_{sc}}{d\psi_{s}} = \pm \left(\frac{E_{s}}{E_{ox}}\right) \left(\frac{W_{ox}}{L_{s}}\right) \left\{ \frac{1 - e^{-\beta \psi_{s}} + N_{o}/N_{A}(e^{\beta \psi_{s}} - 1)}{\left[\frac{\beta \psi_{s} - 1 + e^{-\beta \psi_{s}} + N_{o}/N_{A}(e^{\beta \psi_{s}} - 1 - \beta \psi_{s})\right]}{\left[\frac{\beta \psi_{s} - 1 + e^{-\beta \psi_{s}} + N_{o}/N_{A}(e^{\beta \psi_{s}} - 1 - \beta \psi_{s})\right]} \right\}^{25}$$
(3.41)

This is the desired equation for  $dV_{sc}/d\psi_s$  in terms of  $\psi_s$  which allows one to relate V directly to  $\psi_s$  through equation (3.32). This can be done since C is a function of the bias voltage. Figure 3.6 (part a) shows a curve of  $dV_{sc}/d\psi_s$  as a function of V which was obtained from capacitance-bias voltage data similar to that shown in Figure 3.5, while Figure 3.6 (part b) shows  $dV_{sc}/d\psi_s$  as a function of  $\psi_s$ . As is pointed out by Zaininger (1964) the value of  $dV_{sc}/d\psi_s$  for which the minima occur in each of these curves must be the same in order to avoid a discontinuity in surface potential and a misinterpretation of data. This matching of the minima is accomplished by varying N<sub>A</sub> in the expression for L<sub>S</sub> and in equation (3.41) and also yields the exact value of N<sub>A</sub> at the surface which is not obtainable from the bulk material data.

The method used in this thesis to relate V to  $\psi_s$  was that of first choosing N<sub>A</sub> so that the two minima coincided, and then using a computer program to store the complete  $dv_{sc}/d\psi_s$ vs.  $\psi_s$  curve for use in a comparison with the  $dv_{sc}/d\psi_s$  vs. V curve.

As can be seen from equation (3.39) the relationship expressing  $V_{SC}$  in terms of  $\psi_S$  is a direct by-product of the development of equation (3.41) which expresses  $dV_{SS}/d\psi_S$  in terms of  $\psi_S$ . The facility for expressing both V and  $V_{SC}$  in terms of  $\psi_S$  which has now been developed allows one to determine the existing relationship between  $V_{SS}$  and  $\psi_S$ . The



Figure 3.6. Typical curves showing the general shape of (a)  $dV_{\rm SC}/d\psi_{\rm S}$  as a function of applied bias voltage, and (b)  $dV_{\rm SC}/d\psi_{\rm S}$  as a function of surface potential

determination of the surface state density from this relationship by the method of Zaininger (1964) requires a differentiation of V<sub>ss</sub> with respect to  $\psi_s$  as follows.

$$\frac{\mathrm{d}\mathbf{v}_{\mathrm{ss}}}{\mathrm{d}\boldsymbol{\psi}_{\mathrm{s}}} = \frac{1}{\mathrm{C}_{\mathrm{ox}}} \frac{\mathrm{d}\mathbf{Q}_{\mathrm{ss}}}{\mathrm{d}\boldsymbol{\psi}_{\mathrm{s}}} = \frac{\mathrm{q}}{\mathrm{C}_{\mathrm{ox}}} \frac{\mathrm{d}\mathbf{N}_{\mathrm{ss}}}{\mathrm{d}\boldsymbol{\psi}_{\mathrm{s}}} = \frac{\mathrm{q}}{\mathrm{C}_{\mathrm{ox}}} \mathrm{N}_{\mathrm{ss}}^{\prime}$$
(3.42)

hence

$$N_{ss} = \frac{C_{ox}}{q} \frac{dV_{ss}}{dV_s} cm^{-2} eV^{-1}$$
 (3.43)

Figure 3.7 shows a curve of  $N_{SS}$  vs. $\psi_S$  for a typical p-type device. As can be seen, the range of surface potential over which such calculations can be made and remain within the framework of the assumption concerning non-degeneracy is approximately one half the forbidden gap potential.

It is assumed in the above determination of  $N_{SS}^{\prime}$  that the capacitance data used is directly applicable to the equivalent circuits of Figures 3.2 and 3.4. That this is in fact true will be demonstrated in chapter 6. The following list of steps in the calculation of  $N_{SS}^{\prime}$  from the data is presented in summary.

- Obtain high frequency capacitance-bias voltage data which is directly applicable to the appropriate equivalent circuit.
- 2. Assuming that  $C_{OX}$  is the true oxide capacitance<sup>1</sup> obtain a curve of  $dV_{SC}/d\Psi_{S}$  as a function of bias voltage.

<sup>&</sup>lt;sup>1</sup> The value of capacitance asymptotically approached in the accumulation regime region of the data is the true





- 3. Obtain a curve of  $dV_{sc}/dV_s$  as function s using the value of  $N_A$  or  $N_d$  which causes the minima of that curve and the one mentioned in step two above to occur for the same value of  $dV_{sc}/dV_s$ .
- 4. By use of the curves of steps two and three above, obtain a relation between V and  $\psi_{\rm S}$ .
- 5. Utilize equation (3.39) to obtain an expression for  $V_{\rm SC}$  in terms of  $\psi_{\rm S}$ .
- 6. Utilize the fundamental potential expression given by equation (3.18) to determine  $V_{\rm SS}$  as a function of  $\psi_{\rm S}$ .
- Utilize equation (3.43) to determine the actual surface state density as a function of surface potential.

It is possible to use the above method to make an absolute determination of the surface state density if the oxide charge density is known and can be accounted for in the data. The next chapter deals with the oxide charge in a theoretical manner.

capacitance of the oxide layer itself if its magnitude in invarient with frequency as was pointed out by Zaininger (1964).

#### 4. OXIDE CHARGES

# 4.1 Horizontal Curve Displacement Due to Oxide Charges

The mathematical model developed in the previous chapter was based on several assumptions. The one which was perhaps the most unrealistic concerned charges distributed throughout the silicon oxide. Charge is always present in an oxide to some extent no matter what the preparation technique might have been. This charge has the effect of simply shifting the capacitance-bias voltage curve of the device horizontally away from the position it would normally occupy were there no such charge in the oxide. The direction and amount of this voltage shift is dependent upon the polarity and distribution of this oxide charge as will now be shown.

Change in capacitance of the MOS device with applied bias as shown in Figure 3.5 is due to the change in semiconductor surface charge distribution and density caused by the bias voltage. The presence of charge in the oxide will cause a change in semiconductor surface charge density and distribution. Hence the same capacitance as seen for a given voltage  $V_0$  for the case in which no oxide charge is present will be seen for a different voltage  $V'_0$  when an oxide charge is present. This charge, if it remains constant with applied voltage, does not change the shape of the capacitance curve but simply acts to shift the curve along the voltage axis as is mentioned above. The dependence of the amount of charge induced in the semiconductor surface upon the oxide charge polarity and distribution will now be shown in the manner of Snow <u>et al</u>. (1965).

Figure 4.1 shows an arbitrary charge distribution in an oxide and corresponding charges induced in the metal and semiconductor by that oxide charge. The incremental charges induced at the metal gate,  $Q'_{g}$ , and semiconductor,  $Q'_{s}$ , due to an increment of change in the oxide,  $\rho(x)$ , can be calculated by the use of Green's reciprocity theorem given by Panofsky and Phillips (1955):

$$dQ_{g}^{\mu} = \left[ (x - x_{o})/x_{o} \right] \rho(x) dx, \qquad (4.1)$$

$$dQ'_{S} = \left[ x/x_{O} \right] \rho(x) dx. \qquad (4.2)$$

An integration over the oxide thickness yields the total charge at either oxide boundary due to the oxide charge.

$$Q'_{g} = \int_{0}^{\mathbf{x}_{0}} \left[ (\mathbf{x} - \mathbf{x}_{0}) / \mathbf{x}_{0} \right] \rho(\mathbf{x}) d\mathbf{x}$$
(4.3)

$$\Omega_{s}' = \int_{0}^{x_{0}} \left[ x/x_{0} \right] \rho(x) dx \qquad (4.4)$$

It can be easily shown that the sum of the charges induced at the gate and in the semiconductor by the oxide charge must equal, in magnitude, the total charge in the oxide.

$$\left[Q_{g}' + Q_{s}'\right] = -\int_{0}^{x_{0}} \rho(x) dx \qquad (4.5)$$



Figure 4.1. Charge induced in the gate,  $dQ'_g$ , and in the semiconductor,  $dQ'_s$ , due to an arbitrary charge distribution,  $\rho(x)$ , in the oxide

One can see from equation (4.4) that practically no charge will be induced in the semiconductor by the oxide charge if all of that charge appears in an incremental layer located at x'= 0. On the other hand, the existance of all the oxide charge in an incremental layer at x' =  $x'_0$  would cause a charge to be induced in the semiconductor nearly equal in magnitude to the total oxide charge and of opposite polarity. Similar conclusions can be drawn concerning the charge induced on the metal gate by a similar type of limiting investigation of equation (4.3).

If one would now assume that there exists a zero bias charge  $Q_0$  on the semiconductor surface it becomes apparent that the addition of an oxide charge  $\rho(x)$ , which would induce some additional charge  $Q_S$  at the semiconductor surface, would make it necessary to apply a bias equal in magnitude to

$$V = \frac{Q_{\rm S}}{C_{\rm OX}} \tag{4.6}$$

in order to cause the semiconductor surface charge to return to  $Q_0$ . Since the capacitance of the MOS device is dependent upon the charge present at the semiconductor surface, one may conclude that the addition of a surface charge of magnitude Q, by induction from an oxide charge, will have the effect of simply shifting the device capacitance-bias voltage curve along the voltage axis by an amount  $V = Q/C_{OX}$ . Equation (3.39) can be used to show that the total charge at the

.

semiconductor surface is dependent upon the normal electric field at the surface. By the application of Gauss's law one may conclude, in the case of a device with an oxide charge, that the polarity of the shift of the capacitance-bias voltage curve along the voltage axis due to that charge is opposite the polarity of the oxide charge.

# 4.2 Annealing Results for Sodium Contamination

Snow <u>et al</u>. (1965) thermally oxidized both p- and ntype silicon substrates in a dry oxygen atmosphere to a thickness of  $0.2\mu$ . These were then used in the fabrication of MOS devices but some were first contaminated by a rinse in a diluted NaCl solution prior to the deposition of metal gate electrodes. These structures along with a group of noncontaminated control devices were put through a series of thermal annealing tests while various magnitudes and polarities of potential were impressed across them. It is the purpose of this section to discuss the pertinent details of the experiments along with salient features of the results obtained.

It was found that little or no drift occurred in the capacitance-bias voltage curves of the contaminated devices when the temperature of those structures was raised as high as 200°C under open circuit, short circuit, or negative bias conditions. The application of a positive bias during annealing periods at /150°C did however cause gross horizontal shifts in

the curves. These shifts were always towards more negative bias values and were as great as 100 volts, depending upon the duration of the annealing period. It was found that these drifted curves could always be recovered to their initial positions but never beyond by annealing the corresponding devices at an elevated temperature under short circuit conditions. The recovery of the curves was found to be accelerated by an elevated temperature anneal with a negative bias impressed on the device. These facts lead Snow et al. to the conclusion that nearly all of the positive charges, which were initially at the metal-oxide interface, could be drifted at elevated temperatures to the oxide-semiconductor interface by the application of a positive bias, and subsequently drifted back to their initial positions by the application of a negative bias as is illustrated respectively in Figure 4.2 by capacitance versus bias voltage curves and Figure 4.3 by probable charge distributions.

By the use of a charge integration technique these investigators were able to confirm the predicted surface charge changes which were calculated by means of equation (4.6). This technique and that employing curve shift data indicated that the charge flowed from the metal-oxide interface to the oxidesemiconductor interface in a manner proportional to the squareroot of time. This was true until a certain total charge had been transferred after which a saturation was noted in the







amount of charge at the semiconductor surface. Recovery flow in the reverse direction due to a negative bias anneal was found to have essentially the same time dependence as did the initial drift. Such data taken at various temperatures yielded activation energy information for the flow of the mobile charges in amorphous silicon dioxide. The activation energy found experimentally was approximately 0.7 eV which is near that of sodium ions in amorphous silica as reported by Snow et al. (1965). Finally, profiling experiments were carried out on a device after it had been annealed with a positive bias to determine the charge distribution in the oxide. Only about one-half of the oxide was able to be removed by the authors without causing short circuits from the gate to the semiconductor. It was, however, found by capacitance-bias voltage plots that virtually none of the positive ions were located in that removed portion. This fact confirmed the original hypothesis which implies that essentially all of the charge flows to the oxide-semiconductor interface due to an applied positive bias during the annealing period.

These experimental facts were used to fabricate a mathematical model which predicts, quite well, the experimentally observed phenomena. The following section will present and discuss this model.

# 4.3 A Diffusion Model for Ion Transport in Silicon Dioxide

Snow <u>et al</u>. (1965) assumed that the one-dimensional flux of charged particles or ions, in the oxide in the presence of both an electric field, E, and a concentration gradient can be given by

$$\mathbf{F} = \mu \mathbf{E} \mathbf{N} - \mathbf{D} \left( \frac{\partial \mathbf{N}}{\partial \mathbf{x}} \right), \qquad (4.7)$$

where F is the flux in  $cm^{-2}sec^{-1}$ ,  $\mu$  is the mobility in  $cm^2$ volt<sup>-1</sup>sec<sup>-1</sup>, E is the electric field in volt  $cm^{-1}$ , N is the ion concentration in  $cm^{-3}$ , D is the diffusion constant in  $cm^2sec^{-1}$ , and x is the distance into the oxide from the gate in cm. Upon combining this with the continuity equation

$$(\partial N/\partial t) = - (\partial F/\partial x),$$
 (4.8)

they obtained the following relation which governs the time dependent concentration of the ions

$$\partial N/\partial t = D(\partial^2 N/\partial x^2) - \mu \partial (EN)/\partial x.$$
 (4.9)

Because of the method employed in contamination, discussed in the previous section, the initial ion concentration was assumed, constant throughout a thin layer at the metaloxide interface and zero elsewhere in the oxide as shown in Figure 4.4. The electric field in the oxide was assumed initially zero everywhere except for a thin region near the metal gate where a negative field exists due to the image in the gate of the initial charge  $Q_0$ . Hence the oxide electric field varied from zero in the bulk to  $Q_0/C_{0X}$  at the surface as is shown in Figure 4.4. Because  $Q_0/C_0$  was always at least 30 volts while  $V_{c}$  was usually 10 volts in the authors'



Figure 4.4. The ion concentration, N(x), and the electric field E(x), in the oxide near the metal-oxide-interface (Source: Snow <u>et al</u>. (1965),p.1670)

experimental work, a zero field plane existed in the oxide at some non-zero distance from the metal-oxide interface.

For ease in the solution of equation (4.9) the oxide was divided into two sections. The first section which includes the zero-field plane extends from the metal-oxide interface a distance  $x_1$  into the oxide. Since this region is one of relatively low electric field and high concentration gradient it was assumed that ion transport took place therein only by diffusion. For mathematical simplicity the electric field was assumed zero within the thin boundary layer and a constant,  $V_g/x_0$ , elsewhere, while the ion concentration was assumed initially constant,  $Q_0/gx_1$ , in the boundary layer and zero elsewhere.

These assumptions having been made by Snow <u>et al</u>. the problem became:

Inside the boundary layer,

$$\frac{\partial N}{\partial t} = D \frac{\partial^2 N}{\partial x^2}, \quad 0 < x < x_1, t > 0$$
(4.10)

which states that ions are transported by diffusion only. The initial condition

$$N(x,0) = \frac{Q_0}{qx_1} ; 0 < x < x_1$$
 (4.11)

was imposed which simply stated that the total number of ions  $Q_0$  is distributed uniformly throughout the boundary layer. The imposed boundary condition

$$\frac{\partial N}{\partial x} = 0; x = 0, t > 0$$
 (4.12)

which states that the flux of ions at the metal-oxide interface is zero.

Outside the boundary layer

$$\frac{\partial N}{\partial t} = D \frac{\partial^2 N}{\partial x^2} - \mu E_0 \frac{\partial N}{\partial x} , \quad x_1 < x < x_0 , \quad t > 0.$$
(4.13)

which states that ion transport is by both drift and diffusion. The initial condition

$$N(x,0) = 0; x_1 < x < x_0$$
 (4.14)

which was imposed states that no ions are initially outside the boundary layer.

The boundary condition

$$-D \frac{\partial N}{\partial x} + \mu E_0 N = 0 ; \quad x = x_0, \quad t > 0$$
 (4.15)

which was imposed states that the flux of ions at the oxidesemiconductor interface is zero. It can be noted that boundary conditions imposed by equations (4.12) and (4.15) imply that there is no loss of ions from the oxide.

In addition to the above boundary conditions a set of solution matching conditions were imposed at  $x_1$  in order that there be no discontinuity in ion concentration or flux. Those conditions are

$$N(x_1, t) = N(x_1, t),$$
 (4.16)

and

$$- \frac{D\partial N}{\partial x} \bigg|_{x_1} = - \frac{D\partial N}{\partial x} \bigg|_{x_1} + \mu E_0 N(x_1^+, t).$$
(4.17)

Further simplification was achieved by noting that

$$-D_{0x} = \mu E_0 N (x_1, t), \qquad (4.18)$$

and since the transport of ions within the boundary layer was assumed to be by diffusion, the greatest part of the ion concentration variation will be over a region on the order of  $(Dt)^{\frac{1}{2}}$ . Hence this inequality was written, where the normalization

$$\bigwedge^{\prime} \equiv \frac{N}{(Q_{O}/qx_{1})}$$
(4.19)

was used, as

$$D \frac{1-N(x_1,t)}{(Dt)^{\frac{1}{2}}} \geq \mu E_0 N(x_1, t)$$
 (4.20)

which gave rise to

$$\bigwedge^{A}_{N}(x_{1}, t) \leq \left[ \mu E_{O}(\frac{t}{D})^{\frac{1}{2}} - 1 \right]^{-1}.$$
(4.21)

The author noted that for times much greater than

$$t = \frac{D}{\mu^2 E_0^2} = \left(\frac{1}{D}\right) \left(\frac{kT}{qE_0}\right)^2$$
(4.22)

the ion concentration at and beyond  $x_1$  was negligibly small. On the basis of available data on sodium diffusion in fused quartz that time was found to be  $10^{-3}$  hours which was much less than any of the annealing periods used. Thus, the matching conditions given in equations (4.16) and (4.17) were replaced by the boundary condition

$$N(x_1, t) = 0; t > 0.$$
 (4.23)

44

It was necessary then to solve equation (4.10) subject to the initial condition given by equation (4.11) and the boundary conditions given by equations (4.12) and (4.23).

The solution to this problem was given as

$$\overset{\Lambda}{N}(x,t) = 1 - \sum_{n=0}^{\infty} (-1)^{n} \left[ \operatorname{erfc} \frac{(2n+1)x_{1}-x}{2(Dt)^{\frac{1}{2}}} + \operatorname{erfc} \frac{(2n+1)x_{1}+x}{2(Dt)^{\frac{1}{2}}} \right]$$

$$(4.24)$$

$$= \frac{4}{\pi} \sum_{n=0}^{\infty} \frac{(-1)^n}{(2n+1)} \exp\left[\frac{-D(2n+1)^2 \pi^2 t}{4x_1^2}\right] \cos\left[\frac{(2n+1)\pi x}{2x_1}\right] (4.25)$$

where the first form is a more rapidly convergent representation for small times while the second is more rapidly convergent for larger times.

Since it can be shown by means of the above order of magnitude calculation that the ion concentration outside the boundary layer is negligibly small, the authors assumed that whenever an ion diffused out of the boundary layer it was rapidly transported through the bulk of the oxide to the oxide-semiconductor interface. That assumption stated that the rate of disappearance of ions from the boundary layer is equal to the rate of appearance of ions at the oxide-semiconductor interface. The amount of ionic charge present at the oxide-semiconductor interface is measurable by means of capacitance-bias voltage curve shift. Hence this time dependent interface charge was given by

$$\left|Q_{s}^{\prime}/q\right| = -\int_{0}^{t} D\left[\partial N(x,t')/\partial x\right] dt' \qquad (4.26)$$

where N(x,t') is given by equations (4.24) and (4.25).

Snow <u>et al</u>. differentated and integrated the first term of each of the two expressions for N(x,t) and obtained

$$|Q'_{\rm S}/Q_{\rm O}| \cong \frac{4}{\pi^{\frac{1}{2}}} (t/\tau)^{\frac{1}{2}} \text{ for } t << \tau$$
, (4.27)

and

$$\left| Q_{s}^{\prime}/q \right| \cong 1 - \frac{8}{\pi^{2}} \exp(-t/\tau) \text{ for } t > \tau$$
, (4.28)

where

$$\tau = 4 x_1^2 / \pi^2 D. \qquad (4.29)$$

These two asymptotic expressions of charge appearance at the interface as a function of time along with data are reproduced from the work of Snow <u>et al</u>. (1965) in graphical form in Figure 4.5. It can be seen from that figure that this simple model satisfactorily accounts for most features of the observed phenomena.

Another assumption was made by the authors which gave rise to a new model. This assumption was that a constant electric field appeared across the oxide and would be applicable in the absence of a zero field plane in the boundary layer. This occurs at some time during each complete drift of ions from the boundary layer to the oxide-semiconductor interface. Although the solution of the equation governing the time dependent concentration of ions based upon this



model is rather instructive and the obtained results quite applicable; the author of this thesis feels it not nearly so important to the main body of this work as the above presented model and solution. For this reason the solution and results of the latter model of Snow <u>et al</u>. are presented in Appendix A of this thesis.

# 4.4 A Trapping Model for Ion Transport in Silicon Dioxide

Hofstein (1966) has investigated instabilities in thermally grown oxides by a modified field-effect technique. The oxides used were grown in a dry oxygen atmosphere to a thickness of  $0.1\mu$ , approximately one-half that of the oxides used by Snow <u>et al</u>. Hofstein used several methods of surface contamination including immersion of the oxidezed substrates in a saturated NaCl solution at 90°C for 15 minutes. He found in general that the time taken to restore the oxide of a device to its initial condition after a positive bias annealing period was approximately 1/1000 of that necessary for the initial drift; and attributed the long initial drift time-constant to ionic trapping at the metal-oxide interface.

It was also reported by Hofstein (1966) that only after the removal of two hundred angstroms of oxide and a subsequent immersion of the oxidized substrate in a sodium chloride solution, was a quasi-semmetric drift and recovery cycle noted. The only apparent difference in Hofstein's fabrication technique as compared to that of Snow <u>et al</u>.(1965) is that Hofstein

did have phosphorous present in some surface regions of the devices from the first step of fabrication, whereas Snow <u>et al</u>. (1965) did not report such oxide contamination at any region of the surface during any step of device fabrication. Phosphorous was shown by Yon <u>et al</u>. (1966) to act as a getter for sodium atoms in the oxide.

Since device fabrication techniques are all-important in determining the behavior of that device, as is evidenced by the above, the following chapter will be devoted to a discussion of the structures used for data acquisition in the remaining chapters.

#### 5. MOS CAPACITOR FABRICATION TECHNIQUES

### 5.1 Introduction

The termination of a silicon crystal lattice must necessarily result in the breaking of covalent bonds. Figure 5.1 is a schematic diagram of a clean silicon surface showing the dangling bonds at that surface which result from the termination of the periodic lattice. Chemisorption of foreign species on that surface will make the surface properties strongly dependent upon that species. For example, it is known that surface treatment with oxygen, ozone, halides, or any oxidizing agent will create acceptor states at that surface while treatment with ammonia, acetone, water or methonal will create donor states at that same surface.

This strong dependence of surface properties on atmosphere and other variables which are controlled only with difficulty can be greatly decreased by coating the semi-conductor surface with a layer of passivating material. Such a material is thermally grown silicon dioxide which renders the silicon surface passive to most treatments at standard temperature and pressure. Any impurities incorporated in the silicon dioxide during its growth or introduced later by some means will influence the substrate properties. It is for this reason that the following sections, on materials used and preparation techniques employed in the growth of a silicon





dioxide layer on both n- and p-type silicon, and on the use thereof in the fabrication of MOS capacitors, will give very specific details on all materials and processes.

# 5.2 Materials Used

Ingots of both n- and p-type Czochralski-pulled silicon were obtained from the Monsanto Company. Each was fastened to ceramic tile by means of glycolphthiolate wax. These tiles were then clamped in a Micro-Mech wafering machine and the ingots were sliced perpendicular to the (111) axis. This process produced 35 mil wafers of silicon approximately one inch in diameter.

### 5.3 Surface Lapping

These wafers were initially lapped in a slurey of 400 grit silicon carbide lapping compound and water to remove work damage caused by the wafering machine. The wafers were subsequently lapped in 600 grit, 800 grit, and 10 micron lapping compound-water slurries. After each of the lapping steps the wafers were examined by means of a metallographic microscope to insure that the lapping had been uniform. The wafers were lapped with each compound until the work damage done by the previous step had been removed. This was necessary since the surfaces were finally chemically polished with a solution which had a tendancy to attack crystalline dislocations at those surfaces. The entire lapping sequence removed approximately ten mils of silicon from one side of each wafer.

### 5.4 Surface Polishing

There are two possible surface polishing techniques available. Mechanical polishing produces a mirror-like surface which is virtually an optical flat, but which has  $Al_20_3$ polishing compound imbedded in it. Chemical polishing produces a somewhat irregular surface which is clean. Mechanically polished wafers were used in device fabrication several times but the devices failed probably due to unclean surfaces. Stickler and Faust (1964) showed that the aluminum oxide present on the surface of a mechanically polished wafer after polishing was not removable by the usual rinses in organic solvents and immersions in boiling acids. They found also that a ten percent sodium hydroxide solution removed all traces of the  $Al_20_3$  but etched the surfaces leaving sodium behind.

The devices and oxidized substrates reported on in the remainder of this work were polished by a chemical technique to insure surface cleanliness and reproducability. The technique used will now be described.

A wafer was first rinsed in distilled dimineralized water, boiled in reagent grade tricloroethylene and then reagent grade methyl alcohol to remove any remaining ten micron lapping powder. The sample was then ultrasonically cleaned in a methonal bath for five minutes. The container was then decanted and fresh methanol added for a final ten minute period in the ultrasonic cleaner. Upon removal, the

device was dryed with a hot air blast and then placed in a polypropylene beaker of polishing solution situated on an angled turntable as is shown in Figure 5.2. It was found empirically that a more even polish could be obtained by shining an incandescent microscope lamp on the surface of the wafer while it was rotating in the bath of polishing solution. Small bubbles of hydrogen formed during the polishing period and sometimes adhered to the surface of the wafer causing the areas which they covered to be protected against the polishing solution. A small variable-speed motor with a mass fastened eccentrically to its shaft was mounted to the frame of the turntable. It caused enough vibration during the polishing period to quickly remove any hydrogen bubbles which formed.

The polishing solution was composed of 95% concentrated nitric acid and 5% concentrated hydroflouric acid by volume. The nitric acid acts as an oxidizing agent and forms a silicon oxide at the surface while the hydroflouric acid acts to remove the silicon oxide. Thus the amount of hydroflouric acid present in the polishing solution mentioned above is the surface polishing, or etching, rate determinant. The turn-table speed was approximately 33 rpm and the light intensity at the silicon surface was approximately 100 foot-candles.

The time necessary for a good polish was dependent upon the sample but was usually no longer than twenty minutes. When it was determined that the polishing was complete the beaker was removed from the turntable and the solution was



Figure 5.2. Diagram of the angled turntable used for wafer polishing

decanted until just enough remained in the bottom of the beaker to cover the wafer. Distilled, demineralized water was then slowly added to the acid and kept in constant agitation. This resulting solution was decanted as above and the container refilled with water several times until the acid concentration was negligibly small. It was found that, if air was allowed to touch the wafer while the acid concentration was still relatively high, stains of a milky appearance were formed on the wafer surface.

The wafer was removed from the polishing beaker and thoroughly washed in running, distilled, demineralized water. It was then rinsed with a spray of absolute methanol and dried with a blast of hot air. The polished wafer was then stored between two pieces of filter paper until its preparation for oxidation.

### 5.5 Glassware Cleaning

Prior to thermal oxidation of the silicon wafers the quartz furnace tube along with all other system glassware had to be clean and free from any possible contaminating agents. The general cleaning procedure used was that of rinsing the glassware with distilled dimmeralized water to remove any small dust particles present and then soaking the glassware in a solution composed of 50% aqua regia and 50% pure water for approximately two hours. The steam generator assembly as seen in Figure 5.3 was the first portion of the glassware



.



to be thoroughly rinsed with pure water and made ready for use. It was then filled half full of distilled demineralized water and placed in a zipper type heating mantel which was subsequently energized. The furnace tube and boat were then thoroughly rinsed with purified water and slowly inserted into a special oxidation furnace which was at the temperature necessary for oxidation. By the time the furnace tube had been fully inserted into the furnace the steam generator was in operation and immediately connected to the furnace tube. This configuration of equipment which was then ready for the oxidation of silicon wafers is shown in Figure 5.3.

The furnace used was a "Diffusation 50" manufactured by the Lindberg Hevi-Duty Company and was used exclusively for the thermal oxidation of silicon. Neither the alumina furnace liner nor the quartz furnace tube had ever been used for any other high or low temperature process.

## 5.6 Wafer Cleaning

It was necessary to carefully clean the polished surface of a wafer to be oxidized in order that a homogeneous, pinholefree oxide be formed. The cleaning technique consisted of boiling the wafer for one minute in trichloroethylene and then decanting and boiling for one more minute in the same organic solvent. The wafer was then immersed in room temperature reagent grade methyl alcohol for one minute and rinsed in distilled demineralized water. This was followed by a 30 minute

immersion in 80°C concentrated sulfuric acid, a water rinse and 30 minute immersion in concentrated 80°C nitric acid. The wafer was then thoroughly rinsed in running distilled demineralized water at least five times and finally stored in methyl alcohol until being loaded into the furnace.

## 5.7 Oxidation

The thermal oxidation of silicon at 1100°C obeys the following relation as given by Donovan (1965)

$$x^2 = 7.26 t \exp(-0.8/kT)$$
 (5.1)

where

for times greater than five minutes. This relation between oxide thickness, time, and temperature is shown in Figure 5.4 as obtained from Donovan (1965). The wafer was placed in the  $1100^{\circ}$ C steam atmosphere for a period of 30 minutes. During that time an oxide was formed approximately  $0.35\mu$  in thickness. At the end of the oxidation period that wafer was rapidly withdrawn from the furnace and quenched to room temperature in the atmosphere. It was stored between two pieces of filter paper until the next step in the fabrication process.



.

•

Silicon oxide thickness as a function of oxidation time for various temperatures in a steam atmosphere (Source: Donovan (1965), p.49)

# 5.8 Gate Electrodes and Ohmic Contacts

Following the oxidation the oxide was removed from the back, unfinished side, of the wafer by means of sandblasting with 27 micron aluminum oxide. During sandblasting the wafer was held in a vacuum chuck with only the back side exposed so as to protect the oxide on the polished surface. The oxidized substrate was then cleaned by a methanol spray five times in preparation for the vacuum deposition of gate and substrate contacts.

Filaments wound with 99.999/% pure gold and 99.99/% pure aluminum were degreased by boiling in trichloroethylene and then placed in the vacuum chamber as sources for the depositions. The wafer was placed, sandblasted surface up, 14 inches below the filaments in the chamber which was then pumped down to approximately 2 x  $10^{-5}$  Torr. The aluminum-bearing filament was energized for approximately two minutes. Then both the aluminum- and gold-bearing filaments were simultaneously energized for one minute transition period after which the gold-bearing filament was energized alone for approximately two minutes. The deposition of the ohmic contacts to the substrate was then complete.

In order to check the ohmicity of the contacts, three n- and three p-type test devices were fabricated. Both sides of the two different type wafers were sandblasted and metal layers evaporated thereon by the process mentioned above. The wafers were then scribed and broken yielding several small
chips with a test surface on each side. Both n- and p-type chips were fastened to TO-5 headers by means of conducting silver paste. Top surface contacts were made by means of five mil nickel wire and conducting silver paste. Current versus voltage curves were taken for these ohmic "sandwich" test devices. The results indicated rather good ohmic contacts as can be seen by the straight-line current-voltage relationships shown in Figure 5.5.

In order to deposit the metal gates on the wafer a one mil thick brass mask having five 40-mil diameter holes in each of five rows was used. The wafer was placed in the vacuum chamber 14 inches below the filaments with the oxidized polished surface facing the electrodes and the mask placed The evaporation sequence used was exactly the same thereon. as that described for the deposition of the ohmic back contacts in which both aluminum and gold were used in that order. Aluminum was vapor deposited initially onto the silicondioxide for two reasons. It adheres to the oxidized surface quite well and has a work function very near 4.0eV which is approximately the same as that of the silicon used. The work function similarity allows one to simplify equations (3.1) to (3.3). A gold coating was deposited on the aluminum since it is easy to make electrical contact with. This is due to the absence of any insulating oxide coating on the gold similar to that which forms on aluminum. Special care was taken



Figure 5.5. Current-voltage curves for test ohmic contacts: curve (a) is for p-type material and curve (b) is for n-type material

to insure that during a gate deposition the oxidized surface and mask were at least 12 inches from the metal source filaments in the vacuum chamber. This was done to prevent the occurance of a frequency dependent oxide capacitance due to the "penumbra effect" as discussed by Zaininger (1964).

# 5.9 Mounting and Storage of MOS Capacitors

The wafer bearing five metal gate electrodes in each of five rows was mounted with glycolphthiolate wax, sandblasted side down, on a graphite block which was clamped into position in a wire dicing machine. A continuous wire loop coated with a slurry of glycerine, 400 grit lapping powder, and water was slowly drawn across the wafer first cutting it into five rows of five devices each and then subsequently dividing each row into five separate devices. The wire dicing machine was used in preference over the diamond wheel Micro-Mech wafering machine since the wire of the former essentially slowly lapped its way through the wafer without causing crystal chipping and microcracks and also because it would separate all the devices on a wafer without contaminating the surface of the device with lubricant.

The individual devices were then removed from the graphite block and washed in a spray of acetone to remove the glycolphthiolate wax from the substrate contact. A device was finally rinsed in a spray of absolute methyl alcohol, dried in a blast of hot air, and fastened, ohmic contact side down, by means of conducting silver paste to a TO-5 header. Contact was made to the metal gate by means of a five mil nickel wire and conductive silver paste. A mounted device is shown in Figure 5.6.

The completed MOS-capacitors were stored at room temperature in a closed glass or plastic dessicator containing anhydrous  $CaSO_4$  as the dessicant.

## 5.10 Oxide Thickness Measurement

An edge section of the oxidized wafer, not bearing any devices, was used for the oxide thickness determination. Α multiple-beam interferometric technique utilizing Fizeau fringes was applied. A schematic diagram of the equipment necessary for such a thickness determination is shown in Figure 5.7 as given by Donovan (1965). Preparation of the oxide specimen was accomplished by covering a portion thereof with Apiezon wax and then removing the exposed oxide by the use of commercial 48% concentration hydroflouric acid. This acid was much better to use than a slow acting, buffered hydroflouric acid oxide-etch in this specific application since it rapidly undercut the oxide under the protective wax region; hence, forming a wide transition wedge between the oxidized and non-oxidized portions of the specimen. Such a wedge is necessary for determining the exact interference fringe displacement across the oxide-non-oxide discontinuity on the observed specimen.



Figure 5.6. Mounted MOS capacitor



Figure 5.7. Diagram of equipment used in forming multiplebeam interference patterns (Source: Donovan (1965), p. 197) The oxide, which was prepared as above, was then given an aluminum coating over the oxide discontinuity by means of vapor deposition. This aluminum coating was assumed homogeneous in thickness and hence possessed the same discontinuity as did the oxide but one which was totally reflecting. The specimen was then placed in position in the interferometer and an interference pattern similar to the one shown in Figure 5.8 was obtained. In determining the oxide step height by this technique, the author noted that the fringe pattern displacement corresponded to twice that step height since the fringe displacement represented a change in optical path which is twice the separation between the reflecting plates. Hence the oxide thickness is given by:

$$W_{\rm ox} = f\lambda/2\mu \tag{5.2}$$

where

 $W_{OX}$  = oxide thickness (angstroms) f = fringe displacement (mils)  $\lambda$  = wavelength of monochromatic light (angstroms)  $\mu$  = fringe separation (mils)

In each case the measured oxide thickness and that calculated from the basic parallel plate capacitor relation (using  $\epsilon_r$  = 3.85 as reported by Owen and Douglas (1959)) corresponded to within five percent. Donovan (1965) also gives information leading to the oxide thickness relation for a non-perfect reflecting oxide surface



Figure 5.8 Typical interference pattern obtained when measuring oxide thickness using the Fizeau fringes technique

$$f\lambda/\mu = W_{OX} (n - 1), \qquad (5.3)$$

where

n = the index of refraction of an oxide film
which can be used in conjunction with information gained
from the coated oxide case to determine the index of refraction of the oxide.

Hence one can see that oxide thickness determination by a multiple beam interferometry method can be used as a check on the measured value of oxide capacitance assuming the relative permitivity of the oxide is known.

The method used in device capacitance measurement as a function of bias are discussed in the following chapter.

#### 6. MEASUREMENTS

## 6.1 Introduction

The method described in chapter 3 for determining the silicon surface charge density of an MOS structure assumes a knowledge of the device capacitance as a function of applied voltage. This chapter explains the methods used in determining such information for the fabricated MOS structures. Specifically it explains how the value of  $C_{\rm sc}$  of Figure 3.4 and equation (3.7) was determined as a function of applied bias voltage and how overall capacitance-bias voltage plots to be used in oxide charge calculations were obtained.

# 6.2 Correspondence Between the Data And the Equivalent Circuit

As is shown by Hofstein (1965), surface charge states cannot follow an applied signal if the frequency is equal to or greater than approximately 100 kHz. Thus for a 100 kHz test signal it was assumed that the surface charge would not change at all with a change in applied voltage and as a consequence the surface capacitance  $C_{ss}$  would be zero by defining equation (3.6). The equivalent circuit of an MOS capacitor operating in accumulation and depletion regimes thus became simply the series configuration of  $R_B$ ,  $C_{ox}$ , and  $C_{sc}$ . Since  $Q_{sc}$  is the only charge in the semiconductor or at the oxide-semiconductor interface which is a function of bias voltage,  $C_{sc}$  was the only element of the equivalent circuit which would likewise vary with bias. Due to the very strong dependence of the semiconductor capacitance,  $C_{sc}$ , on the bias voltage, a small signal, 20 millivolts rms or less, was used for the device capacitance measurements.

The capacitance bridges used for such measurements yielded device capacitance and resistance information in terms of an effective parallel resistor and capacitor circuit element configuration. Since the equivalent circuit for an MOS capacitor is in a series configuration which can, for simplicity, be assumed to be composed of one bias dependent capacitor, C, in series with a fixed resistor,  $R_B$ ; the admittance of that circuit can be written as

$$Y = \frac{\omega^2 c^2 R_B + J C}{1 + \omega^2 c^2 R_B^2}$$
(6.1)

where

 $\omega$  = the excitation frequency (radians sec<sup>-1</sup>) j =  $\sqrt{-1}$ 

From this the effective parallel capacitance and conductance of the device can be written as

$$C_{p} = \frac{C}{\omega^{2} c^{2} R_{B}^{2} + 1}$$
 (6.2)

and

$$G = \frac{\omega^2 c^2 R_B}{\omega^2 c^2 R_B^2 + 1}$$
(6.3)

where

 $C_p$  = the effective parallel capacitance (farads)

G = the effective parallel conductance (mhos) Since the capacitance-bias voltage measurements used in surface state density calculations were made at 100 kHz for devices with an effective series capacitance which was never greater than 100 picofarads and an effective series resistance which was never over 200 ohms, it became apparent that the approximation

$$C = C_{p} \tag{6.4}$$

was quite good. It was thus possible to use the values of capacitance obtained directly from the measurements in the calculations for surface charge density outlined in Chapter 3.

# 6.3 Point by Point Capacitance Data Acquisition

A general Radio 716-C Capacitance Bridge was used to obtain individual values of capacitance versus bias voltage. A block diagram of the entire measuring circuit along with the associated bias circuitry is shown in Figure 6.1. The device container used as a metal cylinder closed at the bottom with a removable metal top. A device socket was rigidly mounted inside the container. One terminal of that socket was grounded to the container and also to the measuring circuitry. A General Radio 1422-MD Presicion Capacitor was shunted across the "Unknown-Direct" bridge terminal pair along with





the shielded sample container device socket leads. A simplified circuit of the bridge and biasing arrangement is shown in Figure 6.2.

In taking point-by-point capacitance data the author generally used one-tenth volt bias potential increments. A TO-5 header without a device mounted on it was placed in the socket of the device container just as a normal device and header would be for device measurement purposes. The container was then closed and the precision capacitor was set to some convenient reference value and that value recorded. The capacitance and dissipation factor controls of the bridge were then adjusted so that the bridge was balanced.

A device-bearing header was then placed in the holder in place of the empty header and the bias was set to the desired value. The precision capacitor and bridge dissipation factor controls were then adjusted to obtain a bridge balance and the set points of those controls were recorded. The device capacitance for that given bias voltage was the difference between the precision capacitor reference setting and that necessary for a null with the device in place and the bias applied.

In general, once the bridge was balanced without a device, the device was placed in the container and the bias advanced in  $\frac{1}{2}$  volt increments between zero and 11 volts and the bridge balanced for each bias value by means of the



Figure 6.2. Simplified bridge circuit showing biasing arrangement

precision capacitor and the dissipation factor adjustments. Between 11 and 19 volts the vias potential was advance in one-tenth volts increments and the bridge balanced for each bias value. In this way, value pairs of capacitance and bias voltage were obtained for the entire range of bias potential and a capacitance bias curve as is shown in Figure 6.3 resulted. These value pairs were then used in the manner outlined in chapter 3 to obtain surface state density information.

6.4 Automatic Data Acquisition Technique

The General Radio 716-C Capacitance Bridge described above was used in essentially the same circuit for automatic The only modifications made to the circuit data taking. were the connection of the null meter output through a detector to the y-axis input of a Mosley, Model 3, Autograf x-y Recorder and the connection of the x-axis input of the recorder to the device terminals. The null meter output was proportional to the bridge unbalance and therefore to the device capacitance. The voltage appearing across the device was simply the bias potential which, in this case, swept linearly with time by means of a motor driven linear variable resistor and a battery. A second variable resistor allowed changing the maximum value of the voltage sweep. The time taken for the voltage to sweep from zero to its maximum value by means of the motor driven resistor was approximately





20 seconds. A block diagram of the measurement equipment along with a schematic diagram of the bias circuitry and the x-y recorder connections is shown in Figure 6.4.

The input impedance of the x-channel of the x-y recorder was 2 megohms resistive. This value was much smaller than the effective parallel resistance of the device itself and hence acted to "mask-out" any changes in bridge output to the detector which might have been due to small changes in the series resistance,  $R_{p}$ , of the device. The capacitance calibration of the obtained curves was accomplished by the removal of the device from its holder and the deliberate changing of the precision capacitor from its reference setting by a known amount to cause bridge unbalance. The magnitude of that change was then noted as the capacitance increment causing the bridge to unbalance and the y-axis output of the recorder to indicate the noted amount. Generally, the precision capacitor was changed by increments of ten picofarads to calabrate a curve taken on the x-y recorder as is shown in Figure 6.5.

Since only twenty seconds were necessary to obtain a capacitance-bias voltage curve by means of the recorder whereas approximately four and one-half hours were necessary to obtain the same curve by the point-by-point method, the automatic curve plotting equipment proved invaluable in obtaining, trend, confirmation, and oxide charge change data.



Figure 6.4. Diagram of automatic capacitance-bias voltage plotting equipment





## 6.5 Accuracy of Measurements

Since the General Radio 1422-MD Precision Capacitor was used as the capacitance indicating element in the pointby-point data system described in section 6.3, and as the capacitance calabration element in the automatic data systems described in section 6.4, its accuracy will be discussed first. The manufacturer states that the 1422-MD capacitors are calibrated by comparison at lkHz to a precision better than  $\neq$  (0.01%  $\neq$  0.00001 pF) with working standards whose absolute values are known to an accuracy typically  $\neq$  0.01%. This being known, the item next in importance is the resolution with which one can read the capacitance dial. This is nominally 1/50 of a small division or 0.1pF for the range used by the author. The manufacturer states also that the capacitance change with time is less than one scale division or 0.2 picofarads per year.

The normal bridge balancing technique of adjusting the dissipation factor indicator and the precision capacitor several times to be sure of the null was used. The final movement of the precision capacitor dial in each of the two measuring techniques and in setting the reference value of capacitance was always made in the direction of an increasing dial reading in order to prevent any backlash error.

A common source of error in low capacitance, high frequency measurements is the failure of the person doing the

measuring to take into account the capacitance of the device leads and its variation with lead placement and position. Such a source of error was circumvented by using a device holder which insured the same lead position each time, and also by balancing the bridge with all components except the actual silicon device in place.

The voltmeter used to set the bias values for the pointby-point data acquisition was a "Digiatec 220" digital voltmeter manufactured by the United Systems Corporation and guaranteed to have an accuracy of 0.1% full scale. Its internal impedance was 2.2 megohms resistive. The fact that the relatively low internal impedance of the meter did not cause erroneous bias settings due to resistor voltage drops in the bridge or bias circuit was born out by confirming voltage readings made with a Keithley 610-B Electrometer which had an internal impedance greater than 10<sup>14</sup> ohms.

The voltage scale on the x-axis of the x-y recorder was set by an internal standard. That voltage calibration was checked against the Keithley 610-B Electrometer. Both were found to correspond exactly as far as could be determined from the recorder.

Finally, the frequency of the generator, a General Radio 1302-A Oscillator, was measured by means of a General Radio 1130-A Digital Time and Frequency Meter. The accuracy of this meter is reported by the manufacturer to be  $\neq$  0.01% at 1 volt rms for 10 period measurements.

# 6.6 High Frequency Measurements

The capacitance value which the capacitance-bias voltage curve is asymptotic to when the device is operated in the accumulation regime is called the oxide capacitance only if it is invariant with frequency as is shown by Zaininger (1964). The main cause for this capacitance to be frequency dependent is the presence of a wedge-shaped boarder at the edge of the metal gate-electrode. It was believed that the large spacing used between the metalbearing filaments and the wafer in the vacuum system and also the intimacy with which the evaporation mask contacted the oxidized wafer would prevent such a "penumbra effect" on the gate electrodes and thus a frequency dependence of the oxide capacitance. To be sure that the asymptotic accumulationregime-capacitance seen at 100 kHz was the oxide capacitance; that same device was used in measurements at 1 kHz, 10 kHz, 50 kHz, and 1 MHz. A Boonton 250-A, R-X Meter was used for the 1 MHz measurement while the General Radio 716-C Capacitance Bridge was used for all others. A biasing circuit was not necessary since an n-type device which was in the accumulation regime of operation at zero bias was measured with zero gate biasing potential. Figure 6.6 shows the capacitance which was truly invariant with frequency. Because of the results of the above measurements, the capacitance value which the capacitance-bias voltage curve was found



Figure 6.6. Measured accumulation regime capacitance versus measurement frequency for a typical device

asymptotic to at 100 kHz, was used as the oxide capacitance. The necessity of knowing the true oxide capacitance for each device can be explained by noting from equation (3.23) that the  $dV_{sc}/d\psi$ s versus V curve would be shifted vertically if the oxide capacitance value were changed. Such a shift would cause the incorrect semiconductor surface doping concentration to be used in the subsequent calculations which would thus yield incorrect surface charge density versus surface potential information. The calculations and conclusions of the remaining chapters depend strongly upon the details of device construction and measurements outlined thus far.

#### 7. NON-IRRADIATION ANNEALING DATA

### 7.1 Introduction

Both n-and p-type MOS diodes fabricated according to the techniques of Chapter 5 were investigated by thermal annealing techniques. These investigations indicated the presence of highly mobile ions in the dielectric SiO<sub>2</sub>. The polarity of the majority of the oxide ions was seen to be positive since devices fabricated on both n-and p-type substrates exhibited n-type surface properties with zero bias potential applied to the gate. The following sections explained the annealing techniques used, present the annealing data for both n-and p-type devices, and indicate the results of calculations based on that data.

### 7.2 Annealing Procedures

A Lab-Line 3620 Vacuum Oven was used as the temperature chamber for the annealing process. The oven temperature ranged from 50 to 100°C while the annealing periods ranged in length from one minute to three days. After the capacitor was placed in the oven device holder the oven was sealed, the bias applied from gate to substrate, and the oven pumped down to approximately 20 inches of water. After exactly one minute of pump-down time the oven was backfilled to atmospheric pressure with argon to provide an inert atmosphere and prevent any elevated temperature surface reactions. During the remainder of the annealing period argon was allowed to flow into the chamber at a rate of approximately two cubic centimeters per minute. This was done to keep atmospheric air from entering the chamber through the small cracks which appeared around the oven door when the oven pressure was not below atmospheric.

At the end of the annealing period the device was moved from the oven to a thermal quenching chamber which maintained the annealing bias across the device while flushing it with pre-purified nitrogen for one minute. The cooling gas was at room temperature and flowed at the rate of approximately 45 cubic feet per minute. In moving the device from the oven to the thermal quenching chamber the author took care not to short-circuit the device header leads since the oxide field perturbation caused by such an action would no doubt have caused some oxide ionic charge redistribution in cases where the anneal just completed had not been done under shortcircuit bias conditions. At the end of the thermal quenching period the device was placed in the measurement chamber described in the previous chapter, and a capacitance-bias potential curve was automatically plotted for that device. The following section will discuss the obtained results.

## 7.3 General Annealing Results For n-type Material

In all, 25 n-type and 25 p-type devices were fabricated and individually mounted. Of the 25 n-type devices six were

investigated by means of a sequence of annealing tests. The results obtained were the same in each case and are presented for one representative device in this section.

Figure 7.1 shows capacitance-bias voltage curves for an n-type device which has been annealed with both positive and negative gate bias applied during different annealing periods. Curve 1 was taken before any annealing was carried out. Curve 2 was taken after a 12-hour anneal at 75°C with a -5.0 volt bias applied to the gate. The movement of curve 2 toward a less negative bias voltage with respect to curve 1 indicated that less bias voltage was necessary to deplete the semi-conductor surface of electrons. This implied that fewer electrons were initially present at that surface after the negative bias anneal since the corresponding positive charge in the oxide was drifted to the metal-oxide interface. It was found that the capacitance-bias voltage curve for the device could not be moved to a less negative bias value by means of a longer annealing period, a higher temperature, or a more negative bias potential. Hence the curve was said to be located at the "negative saturation" position for the device. Snow et al. (1965) noted the same effect due to device annealing with a high temperature and negative bias applied to the metal gate electrode as is discussed in chapter 4.

The application of a positive 5.0 volt bias for an annealing period of one hour at 75°C caused the positive oxide



Capacitance-bias voltage curves for a typical n-type device: volt bias applied; curve (4) was taken after a 4 hour, 75°C anneal with a -5.0 volt bias applied curve (1) was taken prior to annealing; curve (2) was taken after a 12 hour, 75°C anneal with -5.0 volt bias applied; curve (3) was taken after a 1 hour, 75°C anneal with +5.0 Figure 7.1.

charge to drift to the oxide-semiconductor interface and thus attract a negative charge of equal magnitude to the semiconductor surface. A much larger negative bias was thereafter needed to achieve the same degree of semiconductor surface charge depletion as was possible with curves 1 and 2 for smaller bias values as can be seen from curve 3 of Figure 7.1.

Chapters 3 and 4 show that a parallel horizontal shift of a capacitance-bias voltage curve is evidance of a change in oxide charge distribution wereas a change in derivative of the more nearly vertical, accumulation to depletion transition, portions of the curve is evidence of a change in the density of charge states located at the semiconductor surface. It can be seen from curve 3 of Figure 7.1 that the positive-bias anneal caused not only a change in the oxide charge distribution but also an increase in the silicon surface charge density. A subsequent negative-bias anneal for a period of four hours caused both the oxide charge and the silicon surface charge to return to their negative saturation distributions and densities as can be seen from the resulting curve 4 of Figure 7.1.

Since the oxide charge distribution of a device is not always the same before an elevated temperature anneal the negative saturation oxide charge configuration was chosen as a reference or initial distribution for a series of

capacitance-bias voltage curve movement studies which will now be discussed. The device was originally annealed at  $100^{\circ}$ C with a -5.0 volt bias in order to affect the charge changes necessary for the movement of the capacitance-bias voltage curve to the negative saturation position as shown by curve 1 of Figure 7.2. A /5.0 volt bias applied during each of four five minute annealing periods at  $100^{\circ}$ C caused the curve to move, each time, toward a more negative bias voltage as is shown in Figure 7.2 by curves 2, 3, 4, and 5. This data shows that the positive charge located in the oxide was drifted from its initial negative-saturation position at the metaloxide interface to the oxide semiconductor interface where it caused stronger surface inversion and an increase in silicon surface charge density.

The device was annealed for a period of one hour at  $100^{\circ}$ C with a -5.0 volt bias applied in order to cause the capacitance-bias voltage curve to return to its negative saturation position. The device curve was then in the position of curve 1 of Figure 7.2. A -5.0 volt bias was applied for annealing periods ranging in length from five minutes to 24 hours during which the device temperature was maintained at  $100^{\circ}$ C. No noticeable change was found in the shape or position of the device capacitance-bias voltage curves. It is evident from this data that the initial negative-bias anneal was sufficient to drift nearly all of the positive oxide charge



to the metal-oxide interface and that any further annealing with a negative gate bias voltage had no noticeable effect.

The device was once again annealed at  $100^{\circ}$ C with a -5.0 volt bias applied in order to return it to its negative saturation condition. A series of  $100^{\circ}$ C anneals were then carried out during which the device was short circuited. It was found that after each short circuit anneal, the device capacitancebias voltage curve was in the negative saturation position. This is to be expected on the basis of the work of Snow <u>et al</u>. (1965), and specifically upon equation (4.1) which gives the metal gate electrode image charge for a general oxide charge distribution.

The device was finally returned to its negative saturation condition by a 100°C anneal during which a -5.0 volt bias was applied to the gate electrode. It was then annealed at 100°C for various amounts of time while being open circuited. The general movement of the curve was from the negative saturation position to some intermediate position to the left of the former as shown by curve 1 and 2 in Figure 7.3. A certain amount of instability was noted in that the capacitance-bias voltage curve taken at different time intervals oscillated about an intermediate position shown in curve 2 of Figure 7.3. This indicates that the oxide charge which was originally situatied quite closely to the metal gate in the negative saturation condition was redistributed due to the thermal agitation in the absence of any fixed bias. It is believed





that the instability of the capacitance-bias voltage curves during the open-circuit anneal is closely related to the semiconductor surface noise reported on by Jordan and Jordan (1965).

Although there was no well-defined obtainable positive saturation position of the capacitance-bias voltage curve; it was found that, by the application of a positive bias under elevated temperature conditions for a sufficiently long period of time, the curve did move to a completely horizontal position located at the oxide value of capacitance. This curve was very reproductable and hence used as the initial curve for positive, negative, open circuit, and short circuit bias annealing studies similar to those which were reported above for the negative saturation position. The expected results were obtained and are presented in summary in Table 7.1.

# 7.4 General Annealing Results for p-type Material

MOS capacitors fabricated on p-type substrates were examined in much the same way as were those fabricated on n-type material discussed in the foregoing sections. In general, the mobile ion model proposed above was confirmed by the findings. p-type structures were, however, found to be inherently unstable under thermal stress. The same annealing temperature range as was used for n-type substrate devices

|                        | Initial position                          |                                           |
|------------------------|-------------------------------------------|-------------------------------------------|
| Annealing bias         | From a negative<br>saturation<br>position | From a position<br>saturation<br>position |
| After positive<br>bias | Move toward<br>greater<br>negative bias   | No movement                               |
| After negative<br>bias | No movement                               | Move toward<br>less negative<br>bias      |
| After<br>short-circuit | No movement                               | Move toward<br>less negative<br>bias      |
| After<br>open-circuit  | Move to<br>intermediate<br>position       | Move to<br>intermediate<br>position       |

Table 7.1 Summary of annealing trends for n-type substrate MOS capacitors

was found to cause many of the p-type substrate devices to develop gate-to-substrate short circuits. Because of this inherent instability, it was impossible to obtain the amount of data for these devices as was obtained for the n-type substrate structures. The salient features of the obtained data will now be discussed.

The surface of a p-type substrate device was always found to be inverted to n-type as can be seen from the
characteristic capacitance-bias voltage curve shown in Figure 7.4. It was noted in Chapter 3 that the value of capacitance to which the curve was asymptotic in the inversion regime was a function of how well the substrate minority carriers could follow the applied test signal. If only the section of substrate under the gate electrode is considered. Hofstein (1965) has shown that typical response cutoff frequencies for minority carriers are between 10 and 100 Hz. For this reason one should observe the dotted portion of the capacitance-bias voltage curve of Figure 7.4 in the depletion and accumulation regimes of operation. The solid portion of that curve can however be seen because of coupling of the inversion layer under the gate to the remaining semiconductor surface as is explained by Zaininger (1964) and is shown in Figure 7.5 Such inversion layer coupling can be eliminated by a polarization of the surface external to the gate area is also shown in Figure 7.5. This surface polarization technique was used in most of the data acquisition on p-type material in order that only the actual device region located under the gate be allowed to contribute minority carriers and hence be a part of the measurement.

It was found that the application of a negative gate bias to the device during elevated temperature annealing caused the capacitance-bias voltage curve to shift toward less negative values of gate bias. This is shown in Figure 7.6









(b)

Figure 7.5. MOS device diagrams showing the device coupled to the external wafer in (a) and a decoupled device in (b) where curve 1 is the original device curve while curve 2 was taken after a negative bias anneal. It was also found that an increase of time, temperature, or negative bias voltage for the annealing period would not cause further curve movements. Thus, curve 2 of Figure 7.6 is said to be in the "negative saturation" position. This data indicates that the electric field in the oxide due to the negative gate bias caused the mobile positive oxide charges to move toward the metal gate and thus cause less negative charge to appear at the semiconductor surface. This is predicted by equation (4.2) which gives the semiconductor surface charge as a function of the oxide charge.

The application of a positive bias during an annealing period caused the device-capacitance curve to invert to that of an n-type device. Figure 7.7 shows curve 1 in the negative saturation position and curve 2 which resulted after a positive bias anneal. This data indicates that the positive oxide charge, made mobile by the elevated temperature, drifted to the oxide-semiconductor interface region of the oxide due to the impressed electric field. Equation (4.1) shows that a sheath of charge located within a strip consisting of 1% of the oxide, at the semiconductor surface, will cause that same magnitude of charge to be attracted to the semiconductor surface. The corresponding negative charge located at the semiconductor surface was present in such a copious quantity



Capacitance-bias voltage curves for a typical p-type device: curve (1) was taken before any annealing while curve (2) was taken after a negative bias anneal





that it was able to respond to the 100 kHz test signal. The fact that the device curve begins to indicate higher capacitances with greater negative voltages near the high voltage end indicates that the device has gone into the inversion regime of operation and an increasing number of minority carriers (minority carriers at the surface but majority carriers in the substrate bulk) were able to follow the test signal. Although this effect closely resembles the hysteresis effect discussed by Hofstein (1965) it is by no means related thereto since it is not time-dependent.

It was also found that a subsequent negative bias elevated temperature anneal caused the device curve to return to the negative saturation position. Positive bias annealing tests were carried out on six devices and this effect was noted on each.

A negative bias anneal after the device was returned to the negative saturation condition was found to cause no change in the device capacitance-bias voltage curve as was noted for n-type devices. Similarly, no curve change was noted after a short-circuit anneal of a device which was previously in the negative saturation condition. The device curve did, however, move to an intermediate position after an open circuit anneal of a device which was previously in the negative saturation condition. Figure 7.8 shows curve 1 which is for the device in the negative-saturation condition and curve 2 which is in

the intermediate position described above. As can be seen the trends noted for p-type substrate devices are in general the same as those noted for n-substrate devices. Thus, devices fabricated on n-type material were utilized to investigate oxide charge transfer rates in both drift of that charge from the negative saturation distribution and recovery of the charge to that initial distribution. Those investigations along with a temperature-time determination of the mobile ion activation energy are discussed in the next section.

### 7.5 Oxide Charge Transfer Rates

As mentioned above, it was possible to completely recover the oxide and surface charge states to their negative satusation configuration after any type of anneal. This fact made it possible to study oxide charge transfer rates at different temperatures on the same device. For each study an n-type device was annealed with a negative bias applied to the gate in order to affect any charge change necessary so that the negative saturation charge configuration would result. Several short-term positive bias anneals were then carried out and a capacitance-bias voltage curve taken after each. The curve shift noted was attributed entirely to an oxide charge increase at the oxide-semiconductor interface. It was realized that any charge increase at that interface implied an oxide charge decrease of the same amount at the metal-





oxide interface. Zaininger (1964) showed that the Debye length of the oxide for a typical charge concentration of  $10^{19}$  cm<sup>-3</sup> was on the order of 10 angstroms. Thus the oxide charge decrease at the metal-oxide interface played a negligible role in equation (4.2) and hence in inducing surface charge in the semiconductor.

Since a drift of oxide charge to the oxide-semiconductor interface was seen to cause an increase in substrate surface charge density, care had to be taken in the interpretation of the capacitance-bias voltage curves. Curve 1 of Figure 7.9 is for an n-type device in the negative saturation condition while curve 2 is for the same device after a five minute anneal at  $75^{\circ}$ C during which a -3.0 volt gate bias was applied. The fact that a change in oxide charge distribution causes a parallel shift in the capacitance-bias voltage curves was shown by Snow et al. (1965) and is presented in chapter 4. That an increase in semiconductor surface charge density causes only a decrease in capacitance-bias voltage curve slope and not a curve shift along the voltage axis was shown by Zaininger (1964) and is discussed in chapter 8. Both a horizontal shift and slope change are seen in the device curves after positive bias annealing. The two are, however, relatively easy to separate since the latter does not occur for all values of bias voltage as does the former. The dashed portion of curve 2 in Figure 7.9 illustrates the form which





that curve would have taken if the slope had not decreased for all bias voltage beyond a certain value. This technique of extending the capacitance-bias voltage curve from the parallel-shift portions to the region in which the slope had decreased is believed to produce very nearly the same curve as would have resulted in the absence of a surface state charge increase. No reproducability problems were encountered in the use of this technique, hence, it was employed in the reduction of the data presented in the remainder of this chapter.

An annealing bias potential of  $\neq 3.0$  volts was used throughout the device temperature-time studies. Figure 7.10 shows a set of capacitance-bias voltage curves for a positive bias anneal at 75°C. Curve 1 is for the device in the negative saturation condition while curves 2 through 5 were each taken after a five minute positive bias anneal. The above-mentioned system for determining the curve position after a parallel movement was used. Figure 7.11 shows the bias voltage curve displacement and also the calculated oxide charge transfer as a function of time for both the positive bias drift and the negative bias recovery. The charge calculation was made by means of the equation

$$C_{\rm ox}\Delta V = \Delta Q_{\rm s} \tag{7.1}$$

which is the incremental form of equation (4.6).

The same device was returned to the negative saturation condition and annealed with  $\neq 3.0$  volt bias at 62°C. Curve 1









of Figure 7.12 was taken after the device was returned to that negative saturation condition while curves 2 through 5 were each taken after 20 minute annealing periods. The abovementioned technique for acquisition of parallel device curve displacement information was used. Figure 7.13 shows the device curve voltage displacement and also the calculated charge transfer as a function of time where that charge transfer was determined by the use of equation (7.1).

Finally, that same device was used for positive bias annealing investigations at 50°C. Curve 1 of Figure 7.14 is for the device after it had been returned to the negative saturation condition while curves 2 through 6 were each taken after successive three hour annealing periods during which a  $\neq$ 3.0 volt bias was applied to the gate electrode. The abovementioned technique for determining the effective parallel device curve shift was used. Figure 7.15 shows the device curve voltage displacement along with the transferred oxide charge as calculated by means of equation (7.1).

## 7.6 Mobile Ion Activation Energy Determination and Conclusions

The charge transfer versus the square root of time information is shown in summary in Figure 7.16 with annealing temperature as a parameter. The initial square root of time dependance of the charge transfer can easily be seen from this figure. The initial slope of each of these curves is



















plotted in Figure 7.17 versus the reciprocal of temperature. The solid line in this figure represents the activation energy of ionized sodium in amorphous silicon dioxide. One can see that the three points shown lie relatively near the sodium activation energy line. Since work concerning the activation energy of sodium in a contaminated dry oxygen grown, thermal oxide had already been carried out by Snow <u>et al</u>. (1965) which showed conclusively that an ionic sodium activation energy could be found, only three temperature values were used for confirmation purposes.

It was believed that this fact did not need to be established but only confirmed since the charge drift and recovery curves for the device very closely resembled those found by Snow <u>et al</u>. (1965) and were clearly not of the asymmetrical type reported on for a phosphorous-contaminated device by Hofstein (1966).

In general, work had been performed on thermally grown, dry oxygen oxides which had been purposely contaminated with alkali atoms by Snow <u>et al</u>. (1965), and on thermally grown, dry oxygen oxides with phosphorous present in certain areas of the device surface by Hofstein (1966). No work has yet been reported on ionic motions in steam grown oxides to the author's knowledge. It is concluded on the basis of the data presented above that the charge present in three steam grown oxides is, to a great extent, due to ionized alkali atoms, specifically sodium or lithium.



Figure 7.17. Temperature dependence of the initial slopes of the charge transfer curves of Figure 7.16 as a function of the reciprocal of time along with the activation energy line for sodium in fused silica

Pre- and post-gamma irradiation determination of silicon surface state density as a function of energy is discussed and carried out on the basis of the theory presented in chapter 3 in the next chapter.

## 8. SURFACE STATE DENSITIES FOR NON-IRRADIATED AND GAMMA IRRADIATED DEVICES

### 8.1 Introduction

This chapter is concerned with the determination of the silicon surface charge density as a function of energy for both non-irradiated and gamma irradiated devices. The theoretical method presented in chapter 3 was used for the surface charge density calculations. Since such calculations are quite tedious, an IBM 1620 Computer was used for the data processing. The method available for entering data into the computer necessitated the taking of capacitance-bias curve data by the point-by-point technique described in chapter 6.

The following sections explain the techniques used in device irradiation, show families of capacitance-bias voltage curves for both n- and p-type substrate devices which resulted after successive gamma flux exposures, present device curves taken by the automatic data acquisition scheme of chapter 6 which act to confirm the point-by-point data, and filally show calculated curves of silicon surface charge density as a function of surface potential for successive integrated gamma exposures.

# 8.2 Radiation Source and Procedures

A "Gammacell 220" manufactured by Atomic Energy of Canada Limited was used as the gamma radiation source. The curve of Figure 8.1, which was supplied to the author by the above mentioned manufacturer, shows the known spectrum of energy in the sample chamber of the Gammacell. The output according to chemical dosiometry at the time of the device exposures was 2.18 x  $10^5$  roentgens hr<sup>-1</sup>.

Devices to be irradiated were first set on an aluminum holding block with their leads extending into small holes provided therefore. The block was set inside a glass container and the lid placed on. The container was pumped down to approximately 20 inches of water below atmospheric pressure three times and backfilled each time with argon. The argon was used as in the annealing experiments described in the previous chapter due to the fact that it is chemically inert and would be much less likely to cause chemical reactions both on the silicon dioxide surface and at the metal gate electrode.

The glass container was then placed in the Gammacell at room temperature for a carefully noted amount of time. Upon removal, the container was opened, the devices removed, and measured by one of the two techniques explained in chapter 6.

## 8.3 Surface State Density Determination For a p-type Substrate Device

Two n- and two p-type substrate MOS capacitors were used in the radiation experiments and the corresponding point-bypoint capacitance-bias voltage data accumulated. The devices



were irradiated according to the above-mentioned procedures for various lengths of time. The pertinent irradiation information for the p-type device reported on herein is given in Table 8.1. Figure 8.2 shows a composite set of point-bypoint capacitance-bias voltage curves taken on p-type device number 36-44. Curve 1 was taken prior to any irradiation or thermal annealing of the device while curves 2 through 17 were each taken after a given exposure time in the Gammacell. Both the incremental and total gamma ray exposure times of the device, before each of the curves of Figure 8.2 can be determined from Table 8.1. One can see from these curves that not only was the slope of each succeeding curve decreased by the gamma radiation but also each curve was shifted toward a more negative bias voltage. The former indicates an increase in surface state density while the latter indicates an increase in the net amount of positive charge in the oxide.

It is perhaps beneficial to state at this point that the surface charge density calculated by the methods of chapter 3 will be invarient with horizontal device curve displacement. Since this fact itself is much more important to the actual surface state density determination than a proof thereof, the latter is presented in Appendix B. Hence, the surface charge state density determination made by means of the point-bypoint device curve information in the manner of chapter 3 is truly a determination of the charge state density at the oxide-

| CV-curve<br>taken after<br>irradiation | Time of<br>irradiation<br>(minutes) | Exposure<br>(roentgens) | Total<br>exposure        |
|----------------------------------------|-------------------------------------|-------------------------|--------------------------|
| 1                                      | 0                                   | 0                       | 0                        |
| 2                                      | 15                                  | .5 x 10 <sup>5</sup> r  | $.5 \times 10^5 r$       |
| 3                                      | 15                                  | $.5 \times 10^{5}$ r    | 1.0 x 10 <sup>5</sup> r  |
| 4                                      | 15                                  | $.5 \times 10^{5}$ r    | 1.5 x 10 <sup>5</sup> r  |
| 5                                      | 30                                  | $1.0 \times 10^{5} r$   | 2.5 x 10 <sup>5</sup> r  |
| 6                                      | 30                                  | $1.0 \times 10^{5}$ r   | $3.5 \times 10^5 r$      |
| 7                                      | 30                                  | $1.0 \times 10^{5}$ r   | 4.5 x 10 <sup>5</sup> r  |
| 8                                      | 30                                  | $1.0 \times 10^{5}$ r   | 5.5 x 10 <sup>5</sup> r  |
| 9                                      | 30                                  | $1.0 \times 10^{5}$ r   | $6.5 \times 10^5 r$      |
| 10                                     | 30                                  | $1.0 \times 10^{5}$ r   | 7.5 x 10 <sup>5</sup> r  |
| 11                                     | 60                                  | 2.0 x 10 <sup>5</sup> r | 9.5 x 10 <sup>5</sup> r  |
| 12                                     | 60                                  | 2.0 x 10 <sup>5</sup> r | 11.5 x 10 <sup>5</sup> r |
| 13                                     | 60                                  | 2.0 x $10^5$ r          | 13.5 x 10 <sup>5</sup> r |
| 14                                     | 120                                 | $4.0 \times 10^{5}$ r   | 17.5 x 10 <sup>5</sup> r |
| 15                                     | 120                                 | $4.0 \times 10^5 r$     | 21.5 x 10 <sup>5</sup> r |
| 16                                     | 120                                 | $4.0 \times 10^5 r$     | 25.5 x 10 <sup>5</sup> r |
|                                        |                                     |                         |                          |

Table 8.1. Co<sup>60</sup> radiation information for p-type device number.36-44.

silicon interface and is not dependent on the magnitude or polarity of the net oxide charge.

A surface state density determination was made for device 36-44 from the capacitance-bias voltage curves shown in Figure 8.2. Figure 8.3 shows the surface charge state





density as a function of surface potential, defined in chapter 3, with total gamma irradiation exposure as a parameter. Curve 1 of Figure 8.3 is for the device before any gamma irradiation while the remaining curves are for increasing exposure as shown in Table 8.1.

## 8.4 Surface State Density Determination For an n-type Substrate Device

Point-by-point capacitance-bias voltage curves were taken for n-type device number 14-45 before and after irradiation and are shown in Figure 8.4. The pertinent radiation information for that device is given in Table 8.2. Curve 1 was taken prior to any irradiation while curves 2 through 7 were taken after subsequent gamma irradiations. As can be seen from Figure 8.4 neither the device curve slope decrease nor the horizontal curve displacement were as great for this n-type device as they were for the p-type device. reported on in the previous section, under nearly the same radiation conditions. Figure 8.5 shows calculated surface charge density-surface potential curves with gamma radiation exposure as a parameter. Curve 1 is for the device before irradiation and corresponds to curve 1 of Figure 8.4. The remainder of the curves are for sequential gamma radiation exposures which are listed in Table 8.2.

The increase in silicon surface charge density of an **MOS** device due to gamma radiation was first reported on by





| CV-curve<br>taken after<br>exposure | Time of<br>irradiation<br>(minutes) | Exposure<br>(roentgens) | Total<br>exposure       |  |
|-------------------------------------|-------------------------------------|-------------------------|-------------------------|--|
| 1                                   | 0                                   | 0                       | 0                       |  |
| 2                                   | 15                                  | $.5 \times 10^{5} r$    | $.5 \times 10^{5} r$    |  |
| 3                                   | 15                                  | $.5 \times 10^{5} r$    | 1.0 x 10 <sup>5</sup> r |  |
| 4                                   | 30                                  | 1.0 x 10 <sup>5</sup> r | 2.0 x 10 <sup>5</sup> r |  |
| 5                                   | 15                                  | $.5 \times 10^{5} r$    | 2.5 x 10 <sup>5</sup> r |  |
| 6                                   | 15                                  | $.5 \times 10^{5} r$    | 3.0 x 10 <sup>5</sup> r |  |
| 7                                   | 45                                  | 1.5 x 10 <sup>5</sup> r | $4.5 \times 10^{5} r$   |  |
|                                     |                                     |                         |                         |  |

Table 8.2. Co<sup>60</sup> radiation information for n-type device number 14-45.

Mattauch and Lade (1965) on the basis of work described herein. Kooi (1965b) later presented device capacitance-bias voltage curves and stated that the decrease in curve slope indicated an increase in surface charge density but did not carry through any calculations. Szedon and Sandor (1965) reported on device capacitance-bias voltage curve changes due to X-ray bombardment of MOS structures. They used the device curve displacement along with equation 7.1 to calculate an effective surface charge density but did not separate the effects of oxide charges and surface charges.

The method used herein to determine surface state density is sensitive only to a change in the slope of the device curve as was previously stated and is shown in Appendix B.



•

. .

device number 14-43 showing shift of curves toward more negative bias with increasing gamma radiation as given in Table 8.2





### 8.5 Device Curve Confirmation Data

Even though two n- and two p-type substrate devices were investigated by the acquisition of point-by-point curves for a sequence of gamma flux exposures, it was felt that the trends observed needed to be confirmed by further device study. For this reason three devices of each type were chosen and irradiated in the sequence shown in Table 8.3. A capacitance-bias voltage curve was taken for each device before each irradiation. Figures 8.6, 8.7, and 8.8 show the device curves for three n-type devices while Figures 8.9, 8.10, and 8.11 show the curves for the three p-type devices. A cursory examination of the curves of these figures and Table 8.3 shows that the curve changes follow generally the same trends as did those of figures 8.2 and 8.4.

The fact that a decrease in device curve slope indicates an increase in surface charge density can be seen from the theoretical treatment of chapter 3. This fact presents a method of examining the device curves for surface charge density trends in a general manner. Specifically, the method entails the drawing of two arbitrary constant capacitance lines over the curves. One line was drawn just below the maximum capacitance asymptote and the other just above the minimum capacitance asymptote as can be seen in Figures 8.6 through 8.11. The values of voltage, indicated on the absicissa, for which a device curve intersects each of the

| Device curves are shown in Figures 8.6, 8.7,<br>8.8, 8.9, 8.10, and 8.11 respectively. |                                     |                         |                      |       |  |
|----------------------------------------------------------------------------------------|-------------------------------------|-------------------------|----------------------|-------|--|
| CV-curve<br>taken after<br>exposure                                                    | Time of<br>irradiation<br>(minutes) | Exposure<br>(roentgens) | Total<br>exposure    |       |  |
| 1                                                                                      | 0                                   | 0                       | 0                    |       |  |
| 2                                                                                      | 30                                  | $1 \times 10^{5}$       | 1 x 10 <sup>5</sup>  |       |  |
| 3                                                                                      | 30                                  | $1 \times 10^{5}$       | $2 \times 10^{5}$    |       |  |
| 4                                                                                      | 60                                  | $2 \times 10^5$         | $4 \times 10^5$      |       |  |
| 5                                                                                      | 120                                 | $4 \times 10^{5}$       | 8 x 10 <sup>5</sup>  | •     |  |
| 6                                                                                      | 120                                 | $4 \times 10^{5}$       | $12 \times 10^5$     | ····· |  |
| 7                                                                                      | 240                                 | $8 \times 10^{5}$       | $20 \times 10^5$     |       |  |
| 8                                                                                      | 240                                 | 8 x 10 <sup>5</sup>     | 28 x 10 <sup>5</sup> |       |  |
| 9                                                                                      | 240                                 | 8 x 10 <sup>5</sup>     | $36 \times 10^{5}$   |       |  |

Table 8.3. Co<sup>60</sup> radiation information for device numbers 14-15, 14-25, 14-55, 36-41, 36-42, and 36-43. Device curves are shown in Figures 8.6, 8.7, 8.8, 8.9, 8.10, and 8.11 respectively.

constant capacitance lines were recorded and the magnitude of their difference was found. This voltage magnitude is inversely proportional to the slope of a straight line drawn between those two points of intersection; and, hence, is directly proportional, in a very generalized way, to the surface charge density of the device. Since it is the slope of the curves which is important here, Figures 8.12 and 8.13 show the piecewise-linearized normalized reciprocal slopes for the curves of Figures 8.2 and 8.4 respectively as a












function of gamma radiation exposure time. These normalized reciprocal slopes were found according to the above-mentioned procedure. For comparison, Figures 8.14 and 8.15 show curves of normalized reciprocal slopes of the curves of Figures 8.6 through 8.8 and 8.9 through 8.11 respectively as a function of total gamma radiation time.

Finally, it is believed that a few words should be said concerning the variation of the surface charge state density curves with a corresponding change in point-by-point capacitance. Since the surface charge density was determined by the differentiation of a curve which was calculated from the experimental capacitance data, a change in that density is dependent not only upon capacitance change but also upon spacing of the values of surface potential which correspond to neighboring capacitance values. In general a 0.1 volt bias increment was used in capacitance data acquisition throughout the important high-slope device curve regions. A determination of the surface charge density variation due to a capacitance change in that region of relatively constant surface potential change indicated that a capacitance change of 0.2 picofarads caused a corresponding surface charge density change of less than 0.2 x  $10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup>.

Generally, the reciprocal slope-gamma exposure curves seem to correspond quite well not only for devices of the same type but also for the remaining devices. The trends



Normalized reciprocal transition region slope of device curves shown in Figure 8.2 as a function of gamma exposure time Figure 8.12.









exhibited by the precise surface charge density curves of Figures 8.3 and 8.5 were confirmed very well by the reciprocal slope-gamma exposure comparisons made above.

The following chapter discusses the effect of elevated temperature annealing on the oxide charge of a structure after that device had been irradiated in the same way as the devices discussed in this chapter.

#### 9. RADIATION INDUCED OXIDE CHARGE CHANGE

### 9.1 Introduction

The purpose of this chapter is to report on radiation data obtained, the oxide charge change affected by the gamma radiation, and a possible model explaining this change. The data was obtained by means of a series of investigations which were carried out in order to determine the effect of gamma radiation on the oxide charge density. Since the data taken when a device was in the negative saturation condition was found to be very reproducable, as was pointed out in chapter 7, that condition was used as a reference for the radiation sequence.

#### 9.2 Radiation Effects on Annealed Device Curves

It was found during the non-irradiation annealing experiments that devices fabricated on p-type substrates developed gate-to-substrate short-circuits under all annealing conditions more readily than did those fabricated on n-type substrates. Because of this, and also since the general annealing trends of chapter 7 were found to be basically the same for both types of devices, only those fabricated on n-type substrates were investigated for radiation effects on the oxide charge density. Four n-type devices which had never previously been irradiated were taken through a negative bias anneal at 75°C in order to affect a change in the oxide charge to the negative saturation distribution. Since the trends noted were the same for all devices only one is discussed in detail in the remainder of this section.

Device number 14-41 was annealed at 75°C with a -3.0 volt bias for a period of one hour in order to insure a negative saturation oxide condition. A capacitance-bias voltage curve was taken and the device then irradiated for one minute in the Gammacell. The device was then annealed at 75°C with a -3.0 volt bias applied for 15 minutes. A device curve was taken and the same irradiation-anneal-device curve pattern was followed for four more irradiations. The time intervals of each of the subsequent irradiations were 2 minutes, 3 minutes, 2 minutes, and 2 minutes. While curve 1 of Figure 9.1 is for the device before irradiation and curve 2 applies after the first irradiation, curves 3 through 6 are for the subsequent irradiations mentioned above. Curves 7 through 10 of of the same figure are for relatively long-term irradiations of the device. The pertinent radiation information for the above mentioned curves is presented in Table 9.1

A parallel shift of the device curve along the voltage axis is evidence of a change in oxide charge density, oxide charge position, or both. Since curves 1 through 10 of Figure 9.1 are for the device in the negative saturation condition, the voltage change noted between those curves is





| CV-curve<br>taken after<br>irradiation | Time of<br>irradiation<br>(minutes) | Exposure<br>(roentgens) | Total<br>exposure      |
|----------------------------------------|-------------------------------------|-------------------------|------------------------|
| 1                                      | 0                                   | 0                       | 0                      |
| 2                                      | 1                                   | $1.97 \times 10^{3}$    | $1.97 \times 10^3$     |
| 3                                      | 2                                   | $3.44 \times 10^3$      | 5.37 x 10 <sup>3</sup> |
| 4                                      | 3                                   | 5.91 x 10 <sup>3</sup>  | $1.12 \times 10^4$     |
| 5                                      | 2                                   | $3.44 \times 10^3$      | $1.47 \times 10^4$     |
| 6                                      | 2                                   | $3.44 \times 10^3$      | $1.81 \times 10^4$     |
| 7                                      | 60                                  | $2.00 \times 10^5$      | 2.18 x 10 <sup>5</sup> |
| 8                                      | 470                                 | 1.57 x 10 <sup>6</sup>  | 1.78 x 10 <sup>6</sup> |
| 9                                      | 600                                 | $2.00 \times 10^{6}$    | $3.78 \times 10^{6}$   |
| 10                                     | 720                                 | 2.40 x 10 <sup>6</sup>  | 6.18 x 10 <sup>6</sup> |

| Table 9.1.                       | Co <sup>60</sup> irradiation inform | mation for device 14-41; |  |
|----------------------------------|-------------------------------------|--------------------------|--|
| see Figure 9.1 for device curves |                                     |                          |  |

- -

indicative of a charge change at the semiconductor surface. The change can be calculated by means of equation (7.1). The resulting semiconductor charge change is due in turn to a change in the integrand of equation (4.4). This is treated in the next section.

That semiconductor charge change is shown as a function of total gamma ray exposure time in Figure 9.2 for the initial short-term irradiations and in Figure 9.3 for the long-term exposures. The charge change was calculated by the abovementioned method.









As can be seen from the capacitance-bias voltage curves of Figure 9.1 the surface state density increase due to irradiation was not completely recoverable by annealing techniques. This is so since the curves taken for the device in the negative saturation condition after gamma ray exposures have slightly decreased slopes with respect to the pre-irradiation curve. These surface state density changes due to radiation are, however, negligibly small with respect to those present before annealing.

# 9.3 A Model for the Calculation of the Oxide Charge Change

Snow <u>et al</u>. (1965) contaminated their oxides with a relatively small amount of sodium chloride. The oxide charge density was thus sufficiently low that the devices could be taken into either strong accumulation or strong inversion regimes of operation, even after all that charge had been drifted to the oxide-semiconductor interface, without worry of oxide breakdown. Those authors drifted all the oxide charge to the oxide-semiconductor interface and hence were able to use equations (4.4) and (7.1) to determine that oxide charge density.

In the case of the steam grown oxides which are investigated herein, the oxide charge density was so great that it was impossible by the application of bias voltage to cause an n-type device to convert from the accumulation regime to the

inversion regime of operation after that oxide charge had been drifted to the oxide-semiconductor interface. This was so since the magnitude of the electric field necessary for such a surface conversion was well above the oxide breakdown value. For this reason a method was developed for estimating the oxide charge change which caused a corresponding horizontal device curve displacement in this case.

All regions of the device curve were found to be easily obtainable with a bias voltage well below the oxide breakdown value when the oxide charge had been drifted to the negative saturation position. Hence, the amount of voltage by which the negative saturation device curve was displaced due to a gamma exposure was recorded and used to determine the semiconductor charge change in the usual manner. That charge change was due to a corresponding change in the net oxide charge which was located at the metal-oxide-interface.

A rather simple model was then fabricated which enabled one to calculate within an order of magnitude the oxide charge change due to the gamma ray exposure. All the oxide charge was assumed located in the region of the oxide immediately adjacent to the metal-oxide-interface. An effective constant charge density, A, was assumed to extend from the metal-oxideinterface a distance, d, into the oxide. Since the oxide was always in the negative saturation condition during acquisition of the device curve data, the total semiconductor charge change noted as a function of gamma exposure was then due to the oxide charge concentration change. Hence, equation (4.2) relating the semiconductor and oxide charges can then be written

$$dQ_{\rm S} = \frac{X}{X_{\rm O}} \quad \text{Adx} \tag{9.1}$$

where

A = the oxide volume charge density (coul cm<sup>-3</sup>)  $x_0$  = oxide thickness (cm)

x = distance into oxide measured from metal (cm)

 $Q_s$  = semiconductor charge density (coul cm<sup>-2</sup>)

Since the oxide charge was assumed present between x = 0and x = d, integration of the above equation with these limits yields the following:

$$Q_{\rm s} = \frac{\rm Ad^2}{2 x_{\rm o}} \tag{9.2}$$

This can be solved for A and written in incremental form as

$$\Delta A = \frac{2x_0 \Delta Q_s}{d^2}$$
(9.3)

The incremental oxide surface charge density can then be written as

$$\Delta N = \frac{\Delta A d}{q}$$
(9.4)

where

$$\Delta N =$$
 the oxide charge density change (cm<sup>-2</sup>)  
q = the electronic charge (coul.)

This equation, subject to the above mentioned constraints, enables one to calculate the oxide charge density change by the knowledge of the semiconductor charge change. The following section will utilize this equation to determine  $\Delta N$  and d to within an order of magnitude.

#### 9.4 A Model Explaining the Observed Oxide Charge Variations

The radiation-induced oxide charge change observed and calculated was that of a net decrease in the positive charge density of that oxide. No information is available to determine whether the observed charge was caused by the removal of positive charges or the addition of negative charges tending to neutralize the former. In view of the fact that the amount of charge in the oxide is a constant which cannot be changed by elevated temperature annealing with various applied bias voltages and also since oxide charge is definately not mobile at room temperature, it is assumed that the gamma radiation cannot affect a decrease in the concentration of these alkali ions. It is felt that this is an extremely good assumption since the only method found thus far and reported on in the leterature by Hofstein (1966) to remove oxide charge is that of drifting the charge to the oxide surface and then subsequently removing a layer of that surface.

Evans (1955) discusses general gamma irradiation of materials and presents a diagram showing energies at which each of the principal gamma ray processes becomes predominant. This diagram is shown in Figure 9.4. Since the energy of the principal gamma flux in the Gammacell sample chamber is 1.175 MeV and the atomic numbers of silicon and oxygen are 8 and 14 respectively, it is concluded that the Compton Effect is the predominant gamma scattering process which occurs in the silicon dioxide. The range of 1.175 MeV gamma rays is greater than 15 gams cm<sup>-2</sup> as deduced from Price (1958), hence, it is concluded that the Compton Effect occurs uniformly throughout both the oxide and the semiconductor.

The Compton Effect occurs when an impinging photon of energy h $\nu$  strikes and frees an atomic electron leaving behind an electron vacancy, or hole, and giving off another photon of lower energy h $\nu$  as is shown in Figure 9.5 for silicon. It can thus be assumed that the generation of holeelectron pairs occurs uniformly throughout the oxide. On the basis of information given by Price (1958) one can made a rough calculation of the photon flux rate in the Gammacell sample chamber as being approximately 1.2 x 10<sup>11</sup> cm<sup>-2</sup>sec<sup>-1</sup>.

Figure 9.6 shows a potential band diagram of the oxide in the negative saturation condition. Since the electric field is equal to the negative gradient of the potential, it is concluded that the thin section of oxide adjacent to the metal gate electrode contains a relatively high positive electric field while the remainder of the oxide contains a











Figure 9.6. Band diagram of the MOS structure with the oxide in the negative saturation condition

much smaller negative electric field. Mobile electrons and holes generated in a thick relatively low electric field region will recombine much more quickly than those generated in a rather thin high field region since they will remain in close proximity for a longer period of time.

On this basis it is concluded that holes generated by the Compton Effect in the metal gate space-charge-region of the oxide are swept to the metal gate while the electrons remaining in the positive space charge oxide region neutralize the alkali-ions therein. The electron-hole pairs generated in the remainder of the oxide are assumed to recombine readily. This process is shown diagrammatically in Figure 9.7.

At this point the material presented in the previous section can be utilized to carry out a calculation for the determination of the approximate oxide charge change and the approximate oxide charge layer thickness.

It is generally assumed in radiation detection work that only one Compton scattering occurs per photon due to a normal 1 MeV photon flux through a one inch thick low density material. This will also be assumed for the dielectric oxide of the devices since it is no greater than 3500  $\stackrel{\circ}{A}$  thick.

The well-known gamma ray attenuation relation given by Price (1958) can be written as

$$I = I_0 e^{-\mu X}$$
(9.5)



Figure 9.7. Diagram of hole-electron pair generation by the Compton effect in the oxide

where

I = incedent flux of photons 
$$(cm^{-2})$$

- $I_0$  = photon flux after traveling a distance x through through the material (cm<sup>-2</sup>)
- $\mu$  = total linear attenuation coefficient (cm<sup>-1</sup>)

x = distance of photon travel in material (cm)

Since the volume generation rate for electrons is given by the negative divergence of the photon flux the following equation results.

$$g_V = I_0 \eta \mu e^{-\mu X}$$
(9.6)

where

$$g_V =$$
 electron volume generation rate (cm<sup>-3</sup>)  
 $\eta =$  quantum efficiency

The number of electrons generated in a given distance and a given time on a per-unit-area basis is then

$$\Delta N = \int_{O}^{d} \int_{O}^{t} g_{V} dt dx \cong I_{O} \eta \mu t d \qquad (9.7)$$

where

d = the region thickness (cm)
t = time of generation (sec)

and where  $\mu d \ll 1$ .

By means of equations (9.4) and (9.7) one can predict a value of  $\eta$  with d as a parameter. This quantum efficiency is a ratio of the number of hole-electron pairs generated to the

number of primary gamma photons. Since it is assumed that only one hole-electron pair results from each Compton scattering, the remainder of those generated will be assumed due to the high energy Compton recoil electron. The energy of such a recoil electron is given by Price (1958) as

$$E = E_{I} \frac{(1 - \cos \theta) E_{I}/mc^{2}}{1 + (1 - \cos \theta) E_{T}/mc^{2}}$$
(9.8)

where

 $E_I$  = energy of primary photon (eV)  $\Theta$  = scattering angle (degrees) m = rest mass of an electron (kg) c = velocity of light (cm sec<sup>-1</sup>)

If 0 is allowed to range from 0° to 180° the resulting recoil electron energy will range from 0 to approximately 800 keV. This energy range will be used as a constraint since the energy of each secondary electron will have to lie therein. Since an energy of 3.23 eV is needed to create a hole-electron pair in a 1.1 eV band-gap material such as silicon, according to Baldinger <u>et al</u>. (1960), it seems reasonable that at least 10 eV would be needed to generate a hole-electron pair in an 8.0 eV band-gap material such as silicon dioxide. Hence, it can be stated that the energy of each Compton recoil electron must be approximately equal to the product of the quantum effeciency and the above mentioned 10 eV hole-electron pair generation energy; where the quantum efficiency is assumed much greater than unity. If equations (9.4) and (9.7) are now used to calculate  $\eta$  and the above relation used to calculate the Compton recoil electron energy where d is given the values 1 Å, 10 Å, 100 Å, and 1000 Å, and a semiconductor charge change of 1.6 x 10<sup>-8</sup> coul cm<sup>-2</sup> is noted in 6 minutes; the recoil electron energies necessary are approximately 10<sup>10</sup>eV, 100 MeV, 1 MeV, and 210 keV respectively.

It is evident that the 1000 Å oxide charge sheet thickness is the only one in the above group which is within reason as far as recoil-electron energy is concerned. Hence, it is evident that the charge sheet thickness which must be assumed if the charge is taken to be distributed uniformally throughout the region is on the order of 1000 Å. This gives rise to an oxide charge change of approximately 7 x  $10^{11}(\text{cm}^{-2})$  which is on the order of the value of charge change reported by Grove and Snow (1966) due to 35 keV X-radiation.

It is worth mentioning, at this point, that a charge density of approximately  $10^{11}$ cm<sup>-2</sup> distributed over 1000 Å gives rise to an electric field of less than one volt cm<sup>-1</sup>. This allows one to make the assumption of a negligible voltage drop due to charge distributed throughout the oxide which is mentioned in chapter 3. The above leads to a charge change of approximately  $1 \times 10^{11}$ cm<sup>-2</sup> min<sup>-1</sup> for the linear portion of the oxide charge change versus radiation time curve. A reason for oxide charge neutralization saturation is now given.

It is assumed that the process of alkali-ion neutralization by electrons continues until the high electric field

is reduced, which corresponds to a total generation of approximately  $10^{11}$ electron-hole pairs (cm<sup>-2</sup>). With this field reduction, holes remain in the oxide surface region for a greater length of time and thus have a much higher probability of recombining with an electron or being trapped, which tends to further decrease the space charge and thus the field. This explains the occurance of a saturation effect in the net positive charge decrease in the oxide with increasing gamma ray exposure time.

This model, based upon the Compton Effect in the oxide, explains not only the decrease in net positive oxide charge but also the saturation effect in oxide charge change with irradiation time as was noted in all the data.

## 10. SUMMARY, CONCLUSIONS, AND RECOMMENDATIONS FOR FURTHER STUDY

#### 10.1 Summary and Conclusions

Metal-oxide-semiconductor capacitors were fabricated and capacitance-bias voltage curves were obtained both before and after annealing and gamma radiation sequences.

It was concluded on the basis of parallel device curve shift with annealing time for different temperatures that the mobile oxide charge was positive and had an activation energy very nearly that of the alkali ions, i.e., sodium and lithium. The method of Snow <u>et al</u>. (1965) discussed in chapter 4 of this work was used for oxide charge characteristic determinations.

Surface state density calculations were carried out on the basis of the method of Zaininger (1964) presented in chapter 3. It was found that the gamma radiation did increase the surface charge density by an order of magnitude from  $10^{11}$ cm<sup>-2</sup>eV<sup>-1</sup> to  $10^{12}$ cm<sup>-2</sup>eV<sup>-1</sup>after a 3.6 x  $10^{6}$  roentgen exposure. This was noted for both p- and n-type substrate devices. More important is the fact that a negative-bias elevated-temperature anneal (75°C, -3.0 volt bias for 15 minutes) was found to restore the surface state charge density to vary nearly its original, pre-irradiation value.

Devices fabricated on n-type substrates were taken through a series of annealing and  $Co^{60}$  irradiation periods from which it was learned that the effect of the radiation was that of causing a net decrease in the observed oxide charge density from about  $1 \ge 10^{12}$  to  $5 \ge 10^{11}$  cm<sup>-2</sup>. This charge decrease is attributed to ion neutralization caused by the creation of hole-electron pairs by means of the thermalization of high energy Compton-recoil electrons. A model based upon Compton scattering in the oxide which assumed the the oxide charge to be located in a uniform density sheet of approximately 1000Å thickness was used to predict the oxide charge change due to the 1.175 MeV gamma radiation.

The model yields a quantum efficiency of  $2 \times 10^4$  for Compton-recoil electrons with energies ranging from 0 to 800 eV which is believed quite reasonable.

#### 10.2 Recommendations for Further Study

A method for confirming the presence of sodium in the oxide is available. It involves the changing of stable sodium to a radioactive isotope by means of thermal neutron radiation. Such a study is recommended in that lithium which has an activation energy relatively near that of sodium is not detectable by such means.

Anisotropies are noted in the growth of silicon dioxide on a silicon substrate. This would lead one to believe that the substrate surface charge density would be a function of the orientation of that surface in the crystal. A study of the dependence of both pre- and post-irradiation surface charge state density as a function of surface orientation in the crystal is recommended in that the obtained results may be

helpful in discovering the cause of the noted oxide growth rate anisotropy.

Since surface recombination velocity measurements can be readily made on semiconductor wafers covered with a transparent oxide, a study involving such measurements is recommended to determine any differences in the oxide-semiconductor interface due both to different oxide growth techniques and also to different crystal surface orientation.

Silicon nitrite is presently being considered as the dielectric material in insulated-gate field-effect transistors. A study similar to the one reported on herein is recommended in order to determine the density, distribution and type of any mobile oxide charges which may be present. After such oxide charge information is gained, a study of radiation effects on those charges is recommended from a commercial standpoint. The above-mentioned studies for silicon dioxide are also recommended for silicon nitride for the same reasons as were mentioned for the former.

#### 11. LIST OF REFERENCES

- Atalla, M. M., E. Tannenbaum, and E. J. Scheibner. 1959. Stabilization of silicon surfaces by thermally grown oxides. Bell Syst. Tech. J., 38:749-783.
- Baldinger, E., W. Czaja, A. Z. Faroogi. 1960. p-n-Übergange als Festkörper-Ionisations-Kammern. Helv. Phys. Acta., 33:551-557.
- Brown, W. L., W. H. Brattain, C. G. B. Garret, and H. C. Montgomery. 1956. Field effect and photo effect experiments on Germanium surfaces. pp. 111-138. In R. H. Kingston (ed.), Semiconductor Surface Physics. University of Pennsylvania Press, Philadelphia.
- Donovan, R. P. 1965, Integrated Silicon Device Technology, Vol. 7. U. S. Air Force Technical Report ASD-TDR-63-316, Vol. 7. Research Triangle Institute, Durham, N. C.
- Evans, R. D. 1955. The Atomic Nucleus. McGraw-Hill Book Company, Inc., New York.
- Grove, A. S., and E. H. Snow. 1966. A model for radiation damage in metal-oxide-semiconductor structures. Proc. Inst. Elect. Electron. Engrs., 54(6):894-895.
- Heiman, F. P. 1964. Surface states and related effects associated with a metal-oxide-semiconductor structure. Unpublished PhD thesis, Department of Electrical Engineering, Princeton University. University Microfilm, Ann Arbor, Michigan.
- Heiman, F. P., K. H. Zaininger, and G. Warfield. 1964. Determination of conductivity type from MOS capacitance measurements. Proc. Inst. Elect. Electron. Engrs., 52(7):863-864.
- Hofstein, S. R., and F. P. Heiman. 1963. The silicon insulated-gate-field-effect transistor. Proc. Inst. Elect. Electron. Engrs., 51(9):1190-1202.
- Hofstein, S. R. 1965. Physical limitations on the frequency response of a semiconductor surface inversion layer. Solid St. Electron., 8:321-341.
- Hofstein, S. R. 1966. An investigation of instability and charge motion in metal-silicon oxide-silicon structures. I.E.E.E., Trans. Electron. Devices, 13(2):148-156.
- Jordan, A. G., and N. A. Jordan. 1965. Theory of noise in metal-oxide-semiconductor devices. I.E.E.E., Trans. Electron. Devices, 12(3):148-156.
- Kerr, D. R., J. S. Logan, P. J. Burkhardt, and W. A. Pliskin. 1964. Stabilization of SiO<sub>2</sub> passivation layers with P<sub>2</sub>O<sub>5</sub>. IBM Jl. Res. Dev., 8(4):376-384.
- Kingston, R. H. 1956. Review of germanium phenomena. J. Appl. Phys., 27(2):101-114.
- Kooi, E. 1965a. Influence of X-ray irradiations on the charge distributions in metal-oxide-silicon structures. Philips Res. Rep., 20:306-314.
- Kooi, E. 1965b. Effect of low temperature heat treatments on the surface properties of oxidized silicon. Philips Res. Rep., 20:578-594.
- Kooi, E. 1965c. Effects of ionizing irradiations on the properties of oxide-covered silicon surfaces. Philips Res. Rep., 20:595-619.
- Lehovec, K., A. Slobodskoy, and J. L. Sprague. 1961. The effect of surface states on Si-SiO capacitors. I.R.E. Trans. Electron. Devices, 8(6):423.
- Lehovec, K. 1963. AC impedance of semiconductor-insulatormetal capacitors. Solid St. Electron., 6:536-539.
- Lehovec, K., A. Slobodskoy, and J. L. Sprague. 1963. Field effect-capacitance analysis of surface states on silicon. Phys. Stat. Sol., 3:447-464.
- Lehovec, K., and A. Slobodskoy. 1964. Impedance of semiconductorinsulator-metal capacitors. Solid St. Electron. 7:59-79.
- Lilienfeld, J. E. 1928. Device for controlling electric current. U. S. Patent 1900018, filed March 28, 1928, granted March 7, 1933.
- Mattauch, R. J., and R. W. Lade. 1965. Surface state density variations on MOS structures due to gamma radiation. Proc. Inst. Elect. Electron. Engrs., 53(11):1748.
- Owen, A. E., and R. W. Douglas. 1959. The electrical properties of vitreous silica. J. Soc. Glass Technol., 43:159-178.

LIST OF REFERENCES (Continued)

- Panofsky, W. K. H., and M. Phillips. 1955. Classical Electricity and Magnetism. Addison-Wesley Publishing Company, Inc., Reading, Massachusetts.
- Price, W. J. 1958. Nuclear Radiation Detection. McGraw-Hill Book Company, Inc., New York.
- Rose, A. 1963. Concepts in Pheroconductivity and Allied Problems. Interscience Publishers, New York.
- Snow, E. H., A. S. Grove, B. E. Deal, and C. T. Sah. 1965. Ion transport phenomena in insulating films. J. Appl. Phys., 36:1664-1673.
- Stickler, R., and J. W. Faust, Jr. 1963. The perfection and cleanness of oxide layers on silicon. Electrochem. Technol. 2(9-10):298-300.
- Szedon, J. R., and J. E. Sandor. 1965. The effect of low energy electron irradiation of metal-oxide-semiconductor structures. Appl. Phys. Lett., 6(9):181-182.
- Terman, L. M. 1962. An investigation of surface states at a silicon/silicon oxide interface employing metal-oxide-semiconductor diodes. Solid St. Electron., 5:285-299.
- Whelan, M. V. 1965. Influence of charge interactions on capacitance versus voltage curves in MOS structures. Philips Res. Rep., 20:562-577.
- Yon, E., W. H. Ko, and A. B. Kuper. 1966. Sodium distribution in thermal oxide on silicon by radiochemical and MOS analysis. I.E.E.E. Trans. Electron. Devices, 13(12):276-280.
- Zaininger, K. H. 1964. Experimental study of metal-oxidesemiconductor capacitors. Unpublished Ph.D thesis, Department of Electrical Engineering, Princeton University. University Microfilm, Ann Arbor, Michigan.
- Zaininger, K. H., and G. Warfield. 1964. Hydrogen induced surface states at Si-SiO<sub>2</sub> interfaces. Proc. Inst. Elect. Electron. Engrs., 52(8):972-973.
- Zaininger, K. H. 1966. Electron bombardment of MOS capacitors. Applied Phys. Lett., 8(6):140-142.

## 12. APPENDICES

## 12.1 Appendix A

The following is a summary of the constant field ion transport model of Snow <u>et al</u>. (1965): as can be seen from Figure 4.41 (part a) a zero field plane will be non-existant if the applied bias,  $V_g$ , is greater than the zero bias metaloxide interface voltage,  $Q_0/C_0$  volts. If the applied field is increased beyond this point the field depression in the boundary layer caused by the initial charge becomes increasingly unimportant. Hence, Snow <u>et al</u>. (1965) described this situation by assuming a constant field throughout the oxide. This field is due to the applied bias,  $V_g$ , and is given by

$$E_{O} = V_{Q}/x_{O} \tag{12.1}$$

Equation (4.9) is then given by:

$$\frac{\partial N}{\partial t} = D \frac{\partial^2 N}{\partial x^2} - \mu E_0 \frac{\partial N}{\partial x}, \quad 0 < x < x_0, \quad t > 0 \quad (12.2)$$

The initial condition of a thin sheet of ions at the metaloxide interface was given by

$$N(x,0) = (Q_0/q) S(x), \qquad (12.3)$$

where S(x) is a delta function of the x domain. The boundary conditions which dictate conservation of charge in the oxide were given as

$$- D(\partial N/\partial x) + \mu E_0 N = 0, x = 0, x = x_0; t > 0$$
 (12.4)

The author assumed that  $(Dt)^{\frac{1}{2}}$  and  $E_0t$  were each much shorter than  $x_0$  which yielded a relatively simple solution to equation (12.2) for small values of time. That solution is given by

$$N(x,t)/(Q_{O}/q) = \left[ 1/(\pi Dt)^{\frac{1}{2}} \exp - \left[ x/2(Dt)^{\frac{1}{2}} - \mu E_{O}t^{\frac{1}{2}}/2D^{\frac{1}{2}} \right] - (\mu E_{O}/2D) \exp \mu E_{O}x/D \cdot \operatorname{erfc} (x + \mu E_{O}t)/2(Dt)^{\frac{1}{2}} \right]$$
(12.5)

The excess charge induced in the silicon due to this timevarying charge distribution was calculated by means of equation (4.26) and is given as

$$\frac{Q'_{\rm S}}{Q_{\rm O}} = -2\,({\rm Dt})^{\frac{1}{2}}/{\rm x}_{\rm O} \quad K(\mu E_{\rm O} t^{\frac{1}{2}}/2D^{\frac{1}{2}}) \tag{12.6}$$

where

$$K(z) = (1/2\pi^{\frac{1}{2}}) \exp(-z^{2}) - (1/8z) \operatorname{erfc}(z) + z(\frac{1}{2} - 1/8z^{2})(1 + \operatorname{erfc}(z))$$
(12.7)

Snow <u>et al</u>. reported that  $Q'_{s}$  is proportional to  $t^{\frac{1}{2}}$  for small periods of time,  $t \approx D/(\mu E_{O})^{2}$ , and is thence proportional to t and  $E_{O}$ .

## 12..2 Appendix B

The method used for determining surface charge density is outlined at the end of chapter 3. It is assumed that two identically shaped capacitance-bias voltage curves have been obtained and are displaced by an amount  $\Delta V$  along the voltage axis. If equation (3.32) is now used, two curves relating  $dVsc/d\psi$ s and V will be obtained which are displaced by amount  $\Delta$  V. Since it was implicitly assumed that both curves have the same value of oxide capacitance and minimum capacitance, the same curve of  $dVsc/d\psi$ s versus  $\psi$ s can be used with each curve of  $dVsc/d\psi$ s versus V to obtain V as a function  $\psi$ s. The two relations between V and  $\psi$ s will be functionally the same but displaced by V. Hence potential equation (3.18) can be written for both cases as:

$$v(\psi_{s}) = v_{ss}(\psi_{s}) + v_{sc}(\psi_{s}) + \psi_{s}$$
 (12.8)

and

$$v(\psi_{s}) + \Delta v = v_{ss}(\psi_{s}) + v_{sc}(\psi_{s}) + \psi_{s}$$
 (12.9)

Since the surface charge density is given by equation (3.43) as

$$N_{ss} = (C_{ox}/g) (dV_{ss}/d\psi_s)$$
 (12.10)

it is evident that  $N_{ss}$  will be the same for both equations (12.8) and (12.9) and hence for both device curves due to the fact that the voltage displacement,  $\Delta V$ , is a constant.