ORIGINAL ARTICLE

# High performance, low power 200 Gb/s 4:1 MUX with TGL in 45 nm technology

Meenakshi Mishra · Shyam Akashe

Received: 17 September 2012/Accepted: 25 February 2013/Published online: 16 March 2013 © The Author(s) 2013. This article is published with open access at Springerlink.com

**Abstract** The various analysis are established more on arithmetic circuits particularly with MUX design, this paper also explores with multiplexer to optimize the power. The CMOS transmission gate logic (TGL) is used to design a new 4:1 MUX with reduction in circuit complexity compared to conventional CMOS based multiplexer design. Based on TGL, it removes the degraded output, the NMOS and PMOS are combined together for strong output level with the gain in area, which is a central result of proposed MUX. The designed circuit is realized in 45 nm technology, with the power dissipation of 1.887 nW from a 0.7 V supply voltage. The MUX can operate well up to 200 Gb/s.

**Keywords** Multiplexers · CMOS · Low power · Transmission gate · Leakage current

## Introduction

The low power consumption is one of the most important issues in the system SOC design, different techniques and technologies for low-power designs in high-speed interface applications are developed and also applied in the practical design projects (Hattori 2007). The various approaches have been proposed to reduce power consumption of MUX trees. Some of the papers contract it at the algorithm level (Narayanan et al. 1997; Chang et al. 2007; Kim et al. 2001) and some at the circuit level (Sebastian 2000; Douseki and

M. Mishra  $\cdot$  S. Akashe ( $\boxtimes$ )

ECED, Institute of Technology and Management, Gwalior, India e-mail: shyam\_vlsi@yahoo.com; shyam.akashe@itmuniversity.ac.in

M. Mishra e-mail: mishra.meenakshi13@gmail.com Ohmori 1988). Multiplexers are key components in CMOS memory elements and data manipulation structures. The increasing requirement for low-power very large scale (VLSI) can assigned at different design levels, such as the architectural, circuit, layout, and the process technology level (Chandrakasan and Brodersen 1995). At the circuit design level, the major part of potential for power stake exists by means of proper choice of a logic style for implementing combinational circuits. Exploration of low-power logic styles reported in the research so far, however, have mainly concentrated on particular logic cell, namely multiplexers, used in arithmetic circuits. At higher frequency than the frequency above, the CMOS logic can operate continuing with low power consumption.

In addition to this, it also reduces the layout area. Multiplexer abbreviated as MUX is the heart of any arithmetic circuit. MUX are a common building block for data paths and data-switching structures, and are used effectively in a number of applications including processors (Metzgen 2004), processor buses, network switches, and DSPs with resource sharing.

The battery essential for long battery back-up time for the miniature devices is a basic concern which always increases the presumption of the users for more and more backup time. Hence the power consumed by multiplexers is a key factor to control. In reconfigurable architectures such as FPGAs, the area and power of MUX and interconnect have by far balance the area and power of functional units and registers. For example, in the Altera Benchmark set of 120 real customer designs (FPGA Performance Benchmarking Methodology), it has been estimated that MUX normally account for over 25 % of the area of an FPGA design.

In the past decade, CML structure based multiplexer circuits is used in most international papers for high-speed



systems in CMOS process (Kehrer et al. 2003; Chien and Lu 2006; Yazdi and Green 2009). In this paper, a 4:1 MUX using CMOS transmission gate logic (TGL) has been designed with the low power consumption in 45 nm CMOS process.

For high-speed MUX with a date rate far beyond 10 Gb/ s, the resolution has been made in the design of high-speed MUX and CMOS technology. (Kanda et al. 2005; Kehrer et al. 2002).

## Multiplexer

It quite often happens, in the design of large-scale digital systems, that a single line is required to carry two or more different digital signals. Of course, only one signal at a time can be placed on the one line. What is required is a device that will allow us to select, at different instants, the signal we wish to place on this common line. Such a circuit is referred to as Multiplexer. The graphical symbol and truth table of 4:1 MUX are shown in Fig. 1a, b, respectively. A multiplexer performs the function of selecting the input on any one of 'n' input lines and feeding this input to one output line.

Multiplexers are used as one method of reducing the number of integrated circuit packages required by a particular circuit design. This in turn reduces the cost of the system.

$$\begin{aligned} \text{Output} &= \text{X0} \cdot \overline{\textbf{C}}_0 \cdot \overline{\textbf{C}}_1 + \text{X1} \cdot \overline{\textbf{C}}_0 \cdot \textbf{C1} + \text{X2} \cdot \textbf{C0} \cdot \overline{\textbf{C}}_1 \\ &+ \text{X3} \cdot \textbf{C0} \cdot \textbf{C1} \end{aligned} \tag{1}$$

Assume that we have four lines, X0, X1, X2 and X3, which are to be multiplexed on a single line, Output (M). The four input lines are also known as the Data Inputs. Since there are four inputs, we will need two additional inputs to multiplexer, known as the Select Inputs, to select which of the X inputs is to appear at the output, called as



Fig. 1 4:1 MUX: graphical symbol (a), truth table (b)





Fig. 2 Gate implementation of a 4:1 Multiplexer

select lines C0 and C1. The gate implementation of a 4:1 MUX is shown in Fig. 2. Equation 1 is given for 4:1 MUX.

### CMOS transmission gate logic based 4:1 MUX

CMOS transmission gate logic

This section describes the purpose and basic operation of a transmission gate. The transmission gate can be used to quickly isolate multiple signals with a minimal investment in board area and with a negligible degradation in the characteristics of those critical signals. A transmission gate is defined as an electronic element that will selectively block or pass a signal level from the input to the output. The solid-state-switch is comprised of parallel connection of a PMOS transistor and NMOS transistor. The control gates are biased in a complementary manner so that both transistors are either on or off.

When the voltage on node A is a Logic 1, the complementary Logic 0 is applied to node active-low A, allowing both transistors to conduct and pass the signal at IN to OUT. When the voltage on node active-low A is a Logic 0, the complementary Logic 1 is applied to node A, turning both transistors off and forcing a high-impedance condition on both the IN and OUT nodes. The schematic diagram (Fig. 3) includes the arbitrary labels for IN and OUT, as the circuit will operate in an identical manner if those labels were reversed. This design provides true bidirectional connectivity without degradation of the input signal. The transmission gate graphical symbol and truth table are shown in Fig. 3.

## General MUX design concept

This circuit is transistor level architecture of 4:1 MUX which consists of 44 transistors.



Fig. 3 Transmission gate: graphical symbol (a), truth table (b)

Due to excess of transistors, the required functionality will consume more power with abundant area. But as the technology is reducing, the circuit should perform with minimum power consumption. As a result, this design is not considered more advantageous for lower technology. So, this paper concentrated on transmission gate based 4:1 MUX design. This comprised of 12 transistors only. The power consumption is reduced with minimum area in proposed design. The general transistor level representation of a 4:1 Multiplexer is shown in Fig. 4.

## Transmission gate logic based 4:1 MUX

This design is the transmission gate type of MUX structure implemented with very minimum transistors compared to

**Fig. 4** Transistor level representation of a 4:1 Multiplexer

273

connected PMOS and NMOS arrangement acts as a switch is so called transmission gate. NMOS devices pass a strong 0 but a weak 1, while PMOS pass a strong 1 but a weak 0. The transmission gate combines the best of both the properties by placing NMOS in parallel with the PMOS device. Four transmission gates are connected as in Fig. 5 to form a MUX structure.

Each transmission gate acts as an AND switch to replace the AND logic gate which is used in a conventional gate design of MUX. Hence, the device count is reduced. The transmission gate based 4:1 MUX is shown in Fig. 5.

Layout of transmission gate based 4:1 MUX

The advances in the CMOS processes are generally complex and somewhat inhibit the visualization of all the mask levels that are used in the actual fabrication process. Nevertheless, the design process can be abstracted to a manageable number of conceptual layout levels that represent the physical features observed in the final silicon wafer. An advantage of the new MUX design is the remarkable gain in terms of transistors count. To the best of our knowledge, no 4:1 MUX has been realized with so few devices. Hence, the gain in area is a central result for the proposed MUX. The layout of transmission gate based 4:1 MUX is shown in Fig. 6.



مدينة الملك عبدالعزيز 🖄 KACST للعلوم والتفنية KACST



Fig. 5 Transmission gate based 4:1 MUX



Fig. 6 Layout of transmission gate based 4:1 MUX

### Simulation results

The Simulation result is measured by Cadence Virtuoso tool. The simulation result is summarized in Table 1 (Sun and Feng 2010).

## MUX output pattern

The simulation waveform of proposed 4:1 MUX is shown in Fig. 7. The resultant waveform attains a single output during the power supply of 0.7 v, although the rise and fall



| Table 1 Performance comparison of 4:1 Mux |                                   |                                  |
|-------------------------------------------|-----------------------------------|----------------------------------|
| Parameters                                | Conventional                      | Proposed                         |
| Function                                  | 4:1 MUX                           | 4:1 MUX                          |
| Technology                                | 0.18 µm                           | 45 nm                            |
| Supply voltage                            | 1.8 V                             | 0.7 v                            |
| Output bit rate                           | 10 Gb/s                           | 200 Gb/s                         |
| Current consumption                       | 29.6 mA                           | 2.237 nA                         |
| Power consumption                         | 53.3 mW                           | 1.887 nW                         |
| Chip size                                 | $0.575 \times 0.475 \text{ mm}^2$ | $2.600\times2.375~\mu\text{m}^2$ |

time of simulation is 100 fs. The output pattern is shown in Fig. 7.

### Power and current consumption

Digital CMOS circuit may have three major sources of power dissipation namely dynamic, short and leakage power. Hence, the total power consumed by every MUX style can be evaluated using the Eq. 2.

$$P_{\text{tot}} = P_{\text{dyn}} + P_{\text{sc}} + P_{\text{leak}}$$
  
= CL \cdot V\_{dd} \cdot V \cdot f\_{clk} + I\_{\text{SC}} \cdot V\_{dd} + I\_{\text{leak}} \cdot V\_{dd} (2)

Thus, for low-power design, the important task is to minimize  $CL \cdot V_{dd} \cdot V \cdot f_{Clk}$ while retaining required functionality. The first term  $P_{dyn}$  represents the switching component of power, the next component  $P_{\rm sc}$  is the short circuit power and  $P_{\text{leak}}$  is the leakage power. Where, CL is the loading capacitance,  $f_{Clk}$  is the clock frequency which is actually the probability at which Logic 0 to 1 transition occurs (the activity factor).  $V_{dd}$  is the supply voltage, V is the output voltage swing which is equal to V<sub>dd</sub>; but, in some logic circuits, such as proposed transmission logic implementations, the voltage swing on some internal nodes may be slightly less (Yazdi and Green 2009).

The current  $I_{SC}$  in the second term is due to the direct path short circuit current which arises when both the NMOS and PMOS transistors are simultaneously active, conducting current directly from supply to ground (Rabaey et al. 2008). Finally, leakage current I leak, which can arise from substrate injection and sub-threshold effects, is primarily determined by fabrication technology considerations.

The power and current consumption of proposed MUX are shown in Figs. 8, 9, respectively.

## Eye diagram

Eye diagram of the output signal at a data rate of 200 Gb/s. The measured eye diagram is shown in Fig. 10.



Fig. 8 Power consumption of

proposed MUX



## Conclusion

To remove degraded output, the NMOS and PMOS are combined together for strong output level. The CMOS TGL is used to design a new 4:1 MUX. The designed circuit is realized in 45 nm technology, with the power consumption of 1.887 nW from a 0.7 V supply voltage under 27 °C. The

1.5

1.4

0

.5

leakage current is also reduced to 2.237 nA from 29.6 mA. The rise and fall time for the simulation is 100 fs. The MUX can operate well up to 200 Gb/s. Transistors are reduced to great extent, so that the overall area is minimized. The innovation ranges of many process and environment parameters will increase profoundly, results in strength of circuit which is becoming a key aspect in deep-submicron

1.5

1.0

time (ns)



2.0





Fig. 10 Measured eye diagrams of MUX output at 200 Gb/s

VLSI (Meindl 1996). In the future, the complementary CMOS the logic style of choice for low-power, low-voltage implementation of arbitrary combinational circuits and for

design automation makes ease of use (Rabaey 1996). The TGL results to be the efficient design styles for MUX design (Vivijayakumar and Karthikeyan 2010).



Acknowledgments This work was supported by ITM University Gwalior, with collaboration Cadence Design System Bangalore.

**Open Access** This article is distributed under the terms of the Creative Commons Attribution License which permits any use, distribution, and reproduction in any medium, provided the original author(s) and the source are credited.

#### References

- Chandrakasan AP, Brodersen RW (1995) Low Power Digital CMOS Design. Kluwer, Norwell
- Chang H-E, Huang J-D, Chen C-I (2007) Input selection encoding for low power multiplexer tree. In : Proceedings of International Symposium on VLSI Design, Automation, and Test, pp 228–231
- Chien JC, Lu LH (2006) A 15-Gb/s 2:1 multiplexer in 0.18 µm CMOS. IEEE Microw Wirel Compon Lett 16(10):558–560
- Douseki T, Ohmori Y (1988) BiCMOS circuit technology for a highspeed SRAM. IEEE J Solid-State Circuits 23(1):68–73
- FPGA Performance Benchmarking Methodology, White Paper, http://www.altera.com
- Hattori T (2007) Challenges for Low-power Embedded SOC's. In: Proceedings of VLSI-DAT 2007 International Symposium on Circuits VLSI Design, Automation and Test, 2007, pp 1–4
- Kanda K, Yamazaki D, Yamamoto T, Horinaka M, Ogawa J, Tamura H, Onodera H (2005) 40 Gb/s 4:1 MUX/1:4 DEMUX in 90 nm standard CMOS technology. In: Proceedings of IEEE ISSC Technical Digest, pp 152–153
- Kehrer D, Wohlmuth HD, Knapp H, Scholtz AL (2002) A 15 Gb/s 4:1 parallel-to-serial data multiplexer in 120 nm CMOS. In:

Proceeding European Solid-State Circuits Conference (ESS-CIRC), Firenze, Italy, pp 227–230

- Kehrer D, Wohlmuth HD, Knapp H, Wurzer M, Scholtz AL (2003) 40-Gb/s 2:1 multiplexer and 1:2 demultiplexer in 120-nm standard CMOS. IEEE J Solid-State Circuits 38(11):1830–1837
- Kim K, Ahn T, Han S-Y, Kim C-S, Kim K-H (2001) Low power multiplexer decomposition by suppressing propagation of signal transitions. In : Proceedings of International Symposium on Circuits and Systems, vol 5, pp 85–88
- Meindl JD (1996) Gigascale integration: is the sky the limit? IEEE Circuits Devices 12:19–32
- Metzgen P (2004) A high performance 32-bit ALU for programmable logic. In: Proceedings of the 2004 ACM/SIGDA 12th international symposium on Field Programmable Gate Arrays, pp 61–70
- Narayanan U, Leong HW, Chaung K-S, Liu CL (1997) Low power multiplexer decomposition. In: Proceedings of International Symposium on Low Power Electronics and Design, pp 269–274
- Rabaey JM (1996) Digital integrated circuits. Prentice-Hall, Englewood Cliffs
- Rabaey JM, Chandrakasan A, Nikolic B (2008) Digital Integrated Circuits A Design Perspective, 2nd edn. Pearson Educational publishers, New jersey
- Sebastian T (2000) Ventrone, Low power multiplexer circuit, United States Patent 6,054,877
- Sun X, Feng J (2010) A 10 Gb/s Low-power 4:1 Multiplexer in 0.18 μm CMOS. In: Proceedings of International Symposium on Signals, Systems and Electronics (ISSSE2010)
- Vivijayakumar S, Karthikeyan B (2010) Power Multiplexer Design forArithmetic Architectures using 90 nm Technology, Recent Advances in Networking, VLSI and signal processing
- Yazdi A, Green MM (2009) A 40 Gb/s full-rate 2:1MUX in 0.18 µm CMOS. ISSCC Dig Tech Papers, pp 362363, 363a, May 2009

