# **Yield Improvement for 3D Wafer-to-Wafer Stacked Memories**

**Mottaqiallah Taouil · Said Hamdioui**

Received: 23 October 2011 / Accepted: 26 June 2012 / Published online: 21 July 2012 © The Author(s) 2012. This article is published with open access at Springerlink.com

**Abstract** Recent enhancements in process development enable the fabrication of three dimensional stacked ICs (3D-SICs) such as memories based on Wafer-to-Wafer (W2W) stacking. One of the major challenges facing W2W stacking is the low compound yield. This paper investigates compound yield improvement for W2W stacked memories using layer redundancy and compares it to wafer matching. First, an analytical model is provided to prove the added value of layer redundancy. Second, the impact of such a scheme on the manufacturing cost is evaluated. Third, these two parts are integrated to analyze the tradeoff between yield improvement and its associated cost; the realized yield improvement is also compared to yield gain obtained when using wafer matching. The simulation results show that for higher stack sizes layer redundancy realizes a significant yield improvement as compared to wafer matching, even at lower cost. For example, for a stack size of six stacked layers and a die yield of 85 %, a relative yield improvement of 118.79 % is obtained with two redundant layers, while this is 14.03 % only with wafer matching. The additional cost due to redundancy pays off; the cost of producing a good 3D stacked memory chip reduces with 37.68 % when using layer redundancy and only with 12.48 %

Responsible Editor: C. Metra

M. Taouil  $(\boxtimes) \cdot$  S. Hamdioui Faculty of EE, Mathematic and CS, Delft University of Technology, Mekelweg 4, 2628 CD Delft, The Netherlands e-mail: M.Taouil@tudelft.nl

S. Hamdioui e-mail: S.Hamdioui@tudelft.nl

when using wafer matching. Moreover, the results show that the benefits of layer redundancy become extremely significant for lower die yields. Finally, layer redundancy and wafer matching are integrated to obtain further cost reductions.

**Keywords** 3D stacked-IC **·** Yield enhancement **·** Memory redundancy **·** 3D memory **·** Wafer matching

## **1 Introduction**

The increasing demand for more functionality on ICs has been met by the semiconductor industry adhering to Moore's law. Recent enhancements in process development enable the fabrication of three dimensional stacked ICs (3D-SICs), which are electrically interconnected by Through Silicon Vias (TSV). This opened up new research directions that could be investigated to continue the trend of performance increase. A TSV based 3D-SIC is an emerging technology that provides a smaller footprint, higher interconnect density between stacked dies, higher performance and lower power consumption due to shorter wires as compared to planar ICs [\[4\]](#page-11-0). Moreover, heterogeneous integration in 3D-SICs allows dies to be manufactured with dissimilar processing and technology nodes. For example, memory layers can be stacked on a processor [\[15](#page-11-0)].

The key manufacturing steps in assembling 3D-SICs are the stacking and the bonding of dies. The three existing bonding methods are Die-to-Die (D2D), Dieto-Wafer (D2W) and Wafer-to-Wafer (W2W) bonding [\[6\]](#page-11-0). High alignment accuracy is feasible in D2D and D2W bonding, but it impacts the throughput negatively. In D2D and D2W bonding, Known Good Die

<span id="page-1-0"></span>(KGD) stacking can be applied to prevent faulty dies from being stacked [\[6](#page-11-0)]. W2W stacking allows for high manufacturing throughput due to single wafer alignment and thinned wafers and small die handling, but requires stacking of dies with the same area. Due to their regularity, stacked memories are very attractive to W2W stacking. However, one of the major drawbacks of W2W stacking is low compound yield especially with increased number of stacked layers.

Traditionally, memory yield improvement in 2D chips is realized by using spare rows and/or columns to repair defective ones. 3D stacked memories allow the exploration of new repair schemes that take advantage of the vertical dimension, e.g., inter-layer redundancy [\[8\]](#page-11-0) and layer redundancy [\[22](#page-11-0)]. In inter-layer redundancy, if a memory layer is not repairable because the number of defective rows and/or columns is more than the spares, then additional resources (spares) from the neighboring layers could be borrowed and used. A drawback of this approach is the additional required number of TSVs and the routing complexity to mutually share and access the spare resources among the layers in the stack. The second scheme, layer redundancy, can be applied at the wafer level. Additional redundant layer(s) are stacked to replace the faulty irreparable memory dies in the stack.

This paper investigates layer redundancy as a mean for compound yield improvement for 3D W2W stacked memories. In addition, it compares the results with wafer matching  $[24]$  $[24]$ ; a technique to improve W2W stacking by matching wafers with similar fault distributions. Finally, it combines both techniques and investigates the realized yield improvement.

The main contributions of this paper are:

- A classification of 3D memories and 3D memory redundancy repair schemes.
- An analytical model that formulates the yield gain as a result of layer redundancy.
- A memory layer replacement circuit that modifies addresses of faulty memory layer(s) to the spare layer(s).
- A comparison of 3D W2W stacked memories with and without layer redundancy in terms of the cost of producing good 3D stacks.
- A comparison between 3D W2W stacked memories using layer redundancy and wafer matching as yield improvement schemes.
- The integration of both layer redundancy and wafer matching into a single technique in order to make use of both methods.

The remainder of this paper is organized as follows. Section 2 classifies [3](#page-2-0)D memory architectures. Section 3 presents the two yield improvement schemes, i.e., wafer matching and 3D memory redundancy. Sections [4](#page-2-0) and [5](#page-5-0) respectively introduce models to evaluate these two schemes. The simulation results for layer redundancy are provided in Section [6.](#page-6-0) Thereafter, this scheme is compared with wafer matching in Section [7.](#page-8-0) Section [8](#page-9-0) combines both methods to obtain further cost improvements. Finally, Section [9](#page-10-0) concludes this paper.

# **2 3D Memory Architectures**

This section provides a brief overview of 3D memory architectures and highlights the targeted architecture in this paper; note that the work presented here can be extended to any possible 3D memory architecture.

Partitioning memories across multiple device layers can take place at different granularities, resulting in three architectures. A top to bottom perspective is presented in the following.

- 1. **Stacked banks**—The coarsest granularity partitioning of memory takes place at the bank level, by stacking banks on the top of each other. Each bank consists of a complete memory system (i.e., memory cell array, address decoder, write drivers, etc.). An overall reduction in wire length is obtained (about 50 % for certain configurations), resulting into significant reduction in both power and delay [\[16,](#page-11-0) [18](#page-11-0)]. A 3D manufactured DRAM based on the stacking of banks manufactured by Samsung is described in [\[9\]](#page-11-0).
- 2. **Cell arrays stacked on logic**—This approach, in contrast to the previous one, separates the peripheral logic (row decoders, sense amplifier, column select logic, etc), from the cell arrays. The peripheral logic is placed on the bottom layer while the cell array is split across one or multiple layers. This is considered to be the *true 3D memory* [\[16](#page-11-0)]. Research in this area has been performed for both SRAMs  $[16, 25]$  $[16, 25]$  $[16, 25]$  and DRAMs  $[2, 13]$  $[2, 13]$  $[2, 13]$  $[2, 13]$ . By using this separation method, the peripheral logic can be optimized independently for speed, while the cell arrays can be arranged to meet different criteria (density, footprint, thermal, etc). Examples of 3D manufactured DRAM based on *cell arrays stacked on logic* are manufactured by NEC Electronics, Elpida Memory [\[10\]](#page-11-0) and Tezzaron [\[29\]](#page-11-0). A classification within the array layer can also be made.
	- **Divided-columns:** in which bitlines are divided and mapped onto different layers;

<span id="page-2-0"></span>– **Divided-rows**: in which wordlines are divided and mapped onto different layers, requiring one die-to-die TSV per wordline.

Both organizations reduce latency and power due to reduced wordline/bitline lengths.

3. **Intra-cell (bit) partitioning**—Here, memory cells are split among one or more layers. At this fine granularity level, the relative small size of the cell and the size of the TSV make the splitting across layers a difficult task [\[25\]](#page-11-0). Nevertheless, the authors in [\[16](#page-11-0)] claim that this option can be feasible for multi-port SRAM arrays, such as register files, when the access transistors of the cell are split among multiple layers.

An example of an architecture that could benefit from redundancy is the memory architecture considered in [\[13\]](#page-11-0). This architecture, *cell arrays stacked on logic*, makes heterogeneous integration feasible. For example, memory layers manufactured in DRAM process technology optimized for area can be stacked on the peripheral circuits manufactured in a logic process optimized for speed.

# **3 Yield Improvement Schemes**

This section describes two types of yield improvement schemes. Section 3.1 describes wafer matching, a general technique to increase the W2W compound yield. Subsequently, Section 3.2 presents a classification of possible memory redundancy schemes and discusses the method analyzed in this paper.

# 3.1 W2W Matching

As already mentioned, W2W stacking suffers from a low compound yield. Wafer matching has been researched to mitigate this drawback by many authors [\[17,](#page-11-0) [20](#page-11-0), [21,](#page-11-0) [24](#page-11-0), [27\]](#page-11-0); it is a technique based on the matching of wafers with similar fault maps. In case of a large stack size or low die yield, the improvement can be significant. The improvement decreases for higher die yield. For example, for a stack size of two layers with a die yield of 85 % and 1,278 dies per wafer, wafer matching is able to increase the compound yield from 72.3 % (for random W2W stacking) to 73.1 % [\[24\]](#page-11-0).

Wafer matching may not be applicable for *cell arrays stacked on logic* architecture as it requires wafer tests prior to stacking. Depending on the memory architecture and implementation, performing pre-bond wafer tests may not always be possible, due to the absence of peripheral circuits.

#### 3.2 3D Memory Redundancy

To increase the memory yield, a memory repair scheme can be added to any of the memory architectures presented in Section [2.](#page-1-0) Traditionally, yield improvement for 2D memories is based on the use of spare rows and/or columns [\[1](#page-11-0)]. 3D stacked memories, however, provide additional repair features due to the vertical dimension. The redundancy schemes for 3D memories can be classified into three groups.

- 1. Intra-layer redundancy: Redundancy within each layer is similar to that in planar memories. Each layer may have spare rows and/or columns that can be used within the same layer to improve the yield.
- 2. Inter-layer redundancy: In inter-layer redundant memories, spare rows and/or columns cannot be accessed only from the die they belong to, but also from neighbor dies. Hence, they can borrow additional resources in case they run out of their own. Tezzaron memories are examples of memory architectures that use inter-layer redundancy [\[15](#page-11-0)]. In [\[8](#page-11-0)], inter-layer redundancy is used by the authors to increase the stacked memory yield for different allocation algorithms.
- 3. Layer redundancy: Redundancy at the wafer or die level. A faulty irreparable memory layer is disabled and instead is replaced with a complete redundant layer. A memory layer is not repairable if the required number of spares exceed the existing spares within it.

In this paper, we analyze the yield increase based on layer redundancy.

## **4 Layer Redundancy for Yield Improvement**

This section covers the modeling of yield and cost for layer redundancy; it also presents a simple design for memory repair. Section 4.1 discusses the assumptions made for layer redundancy. Thereafter, the yield and cost modeling are described in Sections [4.2](#page-3-0) and [4.3](#page-3-0) respectively. Finally, Section [4.4](#page-4-0) presents an example of a memory-repair scheme.

## 4.1 Definitions and Assumptions

In order to accurately evaluate the memory yield improvement due to layer redundancy, different process parameters have to be appropriately chosen. A 3D stacked memory consists of multiple stacked layers/dies interconnected by TSVs. Each die in the stack can be either faulty or non-faulty (i.e., functional). The yield of

<span id="page-3-0"></span>the die is modeled by  $Y_D$ . In addition, new defects may be introduced during the stacking process and have to be taken into consideration [\[14\]](#page-11-0). Dies/layers that enter the stack could get corrupted e.g., due to bonding and thinning. The new introduced faults due to stacking are modeled by the stacked-die yield *Y*<sub>SD</sub>. For the TSVs, the interconnect yield is represented by  $Y_{\text{INT}}$ . Other parameters that influence the compound yield are the stack size *n* and the number of redundant layers *r*. The complete stack *size* is denoted by  $s = n + r$ .

The following assumptions are made in this paper with respect to layer redundancy analysis:

- The memory layers in the stack are considered to be independent; each layer can be either faulty or non-faulty.
- Since many TSVs are shared (e.g., for address or data buses), it is assumed that any malfunction in communication between two layers results in faulty stacked memory.
- We do not consider the peripheral circuit layer in the model to-be-presented as it impacts both 3D stacked memories with or without layer redundancy in a similar way.

To calculate the cost per 3D-SIC, we need to include the manufacturing, test and packaging costs. The manufacturing cost depends on the stack size, wafer cost and 3D stacking cost. The test cost is a function of the number of dies per wafer *d*, and the cost to test the interconnects and dies. The complete test cost for a stack size of *n* layers equals  $C_t = (n - 1) \cdot d \cdot t_{int} + n \cdot d \cdot t_{die}$ . Here,  $t_{\text{int}}$  is the interconnect cost and  $t_{\text{die}}$  the test cost per die. We denote the packaging cost to be *C*packaging for a single 3D-SIC. The number of dies per wafer can be derived from the wafer size and die area *A*.

## 4.2 Yield Modeling

The model will be presented first for 3D stacked memories without layer redundancy and thereafter for those with layer redundancy.

*Memories Without Layer Redundancy* In case there is no redundancy, i.e.  $s = n$  and  $r = 0$ , each layer in the stack must operate to ensure memory functionality. The compound yield  $Y(n)$  can be described as a function of the die yield  $Y_D$  and stack size *n*. Besides the dies, also the interconnects and the 3D bonding must be fault free; hence, the stacked-die yield  $Y_{SD}$  and the interconnect yield  $Y_{\text{INT}}$  have to be considered as well. This leads to the following yield expression for nonredundant memories.

$$
Y(n) = Y_D^n \cdot Y_{SD}^{n-1} \cdot Y_{INT}^{n-1}
$$
 (1)

 $\underline{\textcircled{\tiny 2}}$  Springer

Note that 3D stacked memory with *n* layers requires  $n-1$  stacking steps. For the interconnect yield  $Y_{\text{INT}}$ , the yield after repair is assumed, if TSV redundancy is provided.

*Memories with Layer Redundancy* In this case, *r* redundant layers are appended to the stack with *n* layers resulting in a total layers of  $s = n + r$ . If *n* or more layers out of the stacked *s* layers are functionally correct, then the final 3D-SIC is assumed to be non-faulty. The probability *p*(*i*) that *i* layers out of *s* layers are nonfaulty can be formulated by the binomial expression:

$$
p(i) = {s \choose i} \cdot Y_{D}^{i} \cdot (1 - Y_{D})^{s-i}
$$
 (2)

We extend the symbol  $Y(n)$  for non-redundant memories to  $Y_{LR}(n, s)$  to denote the yield of a stack containing *s* layers with  $r = s - n$  redundant layers. The yield for layer redundant enabled memories can be expressed now by:

$$
Y_{LR}(n, s) = \left(\sum_{i=n}^{s} p(i)\right) \cdot Y_{SD}^{s-1} \cdot Y_{INT}^{s-1}
$$

$$
= \left(\sum_{i=n}^{s} {s \choose i} \cdot Y_{D}^{i} \cdot (1 - Y_{D})^{s-i}\right)
$$

$$
\cdot Y_{SD}^{s-1} \cdot Y_{INT}^{s-1}
$$
(3)

In order for the stack to be considered defect-free, at least *n* out of *s* layers must be defect-free. Note that the redundant layers can be faulty as well. Equations 1 and 3 are equivalent in case  $n = s$ , i.e., in case there is no layer redundancy.

#### 4.3 Cost Modeling

The question rises whether it is cost-wise justified to increase the yield by adding more redundant layers. To answer this question, the cost for layer redundancy, *C*LR, will be calculated for later evaluation. In this section, we present the cost  $C_{LR}$  for layer redundancy. The cost  $C_{LR}(s)$  for a stack size *s* can be formulated by Eq. 4.

$$
C_{LR}(s) = C_{LR,m}(s) + C_{LR,t}(s) + C_{LR,p}(s)
$$
 (4)

$$
C_{\text{LR,m}}(s) = s \cdot C_{\text{w}} + (s - 1) \cdot C_{3\text{D}} \tag{5}
$$

$$
C_{LR,t}(s) = C_{LR,t,post}(s) + C_{LR,t,final}(s)
$$
\n(6)

$$
C_{LR,t,post}(s) = (s-1) \cdot d \cdot t_{int} + Y_{INT}^{s-1} \cdot s \cdot d \cdot t_{die}
$$
 (7)

$$
C_{LR, t, final}(s) = Y_{LR}(n, s)
$$

$$
\cdot \{ (s-1) \cdot d \cdot t_{\text{int}} + s \cdot d \cdot t_{\text{die}} \} \tag{8}
$$

$$
C_{LR,p}(s) = Y_{LR}(n,s) \cdot d \cdot C_{package}
$$
 (9)

<span id="page-4-0"></span>In this equation,  $C_{LR,m}(s)$  presents the manufacturing cost,  $C_{LR,t}(s)$  the test cost and  $C_{LR,p}(s)$  the packaging cost. In Eq. [5,](#page-3-0) which presents the manufacturing cost,  $C_w$  presents the wafer cost and  $C_{3D}$  the cost related to 3D stacking processes including TSV, back side processing, bonding processing, etc. Note that *s* wafers are needed and that the stacking process operation has to be performed  $s - 1$  times.

Testing 3D-SICs are can be performed at several stages, pre-bond testing (prior stacking), mid-bond testing (during stacking), post-bond testing (prior packaging) and a final testing (post-packaging) [\[14\]](#page-11-0). For layer reduncy, we ignore the pre-bond and mid-bond tests  $T<sub>mi</sub>$  as dies are stacked based on the wafer level. Intermediate mid-bond tests cannot prevent faulty dies to be stacked as the case is for D2W stacking. Therefore, the test cost  $C_{LR,t}(s)$  in Eq. [6](#page-3-0) is composed out of two phases, a post-bond test prior to packaging (Eq. [7\)](#page-3-0) and a final test after packaging (Eq. [8\)](#page-3-0). In each testing phase, we assume that interconnects are tested first, similarly as in [\[23\]](#page-11-0). As some of the faulty interconnects are detected, some die tests for 3D-SICs can be skipped. For example, in Eq. [7](#page-3-0) after defective interconnects are identified, only dies of the 3D-SICs with fault-free interconnects should be further tested. This remaining fraction equals  $1 - Y_{INT}^{s-1}$ . The total test cost depends on the number of dies *d* on the wafer, the test cost for a single interconnect *t*int and the test cost per die  $t_{\text{die}}$ .

The total packaging cost (Eq. [9\)](#page-3-0) equals the number of packaged ICs times the packaging cost *C*packaging per 3D-SIC. Note that we assume a packaging yield of 100 %.

Obviously, for 3D stacked memories without layer redundancy, the cost  $C(n)$  can be derived similarly and is described by the following equations.

$$
C(n) = C_m(n) + C_t(n) + C_p(n)
$$
 (10)

$$
C_m(n) = n \cdot C_w + (n-1) \cdot C_{3D} \tag{11}
$$

$$
C_{t}(n) = C_{t,post}(n) + C_{t,final}(n)
$$
\n(12)

$$
C_{t,post}(n) = (n-1) \cdot d \cdot t_{int} + Y_{INT}^{n-1} \cdot n \cdot d \cdot t_{die}
$$
 (13)

$$
C_{\text{t,final}}(n) = Y(n) \cdot \{(n-1) \cdot d \cdot t_{\text{int}} + n \cdot d \cdot t_{\text{die}}\} \tag{14}
$$

$$
C_p(n) = Y(n) \cdot d \cdot C_{\text{packaging}} \tag{15}
$$

#### 4.4 Design for Memory Repair

In the previous sections, yield and cost formulation for layer redundancy were presented. In this section, we will briefly discuss the different existing techniques to

realize layer redundancy and thereafter we propose a layer replacement scheme for 3D stacked memories.

#### *4.4.1 Traditional Approaches*

Redundancy for 2D memories (intra-layer) is typically performed by replacing the faulty row/column with spares. The address of the faulty row/column is stored in a programmable non-volatile memory before shipping the chip to retain the information during the power off. When the memory is accessed, it checks if the addressed location is faulty by comparing it to the stored faulty addresses in the programmable devices. In case faulty, the initial (faulty) location is prevented from being accessed and the spare location is activated instead.

The programmable devices can include fuses, antifuses or nonvolatile memory cells. Fuses may include material such as polysilicon, silicides or metals such as copper; they can be blown (programmed) by either laser or electric current. Obviously laser fusing cannot work for intra-layer redundancy if the memory cells are stacked on the top of the peripheral logic layer. Once stacked, blowing fuses by laser might become unfeasible, as they are not reachable by the laser beam. On the other hand, electrical fusing can be applied for layer redundancy [\[12\]](#page-11-0). Faulty addresses can be programmed even after packaging. However, it requires an on-chip programming circuit [\[19\]](#page-11-0). Similarly to fuses, anti-fuses can be programmed (e.g., breaking down a dielectric) electrically [\[28\]](#page-11-0) or by using laser pulses. Last, non-volatile memory cells can be also used to store the faulty addresses, especially for non-volatile memories such as EEPROM.

# *4.4.2 Layer Replacement Scheme for 3D Stacked Memories*

Memory repair based on layer redundancy needs to store the ID (index) of the faulty layer in a programmable non-volatile device. As already mentioned, this can be done with electrical fusing, electrical anti-fusing or by using nonvolatile memory cells. If the faulty layer is accessed, the repair scheme should redirect the address to a redundant layer. In the rest of this section, we will show a concept that can realize such a task.

Let us assume that the size of the *s* memory layers are the same; hence,  $log_2(s)$  bits can be used to distinguish between the different layers. We assume further that the  $log_2(s)$  bits are the most significant bits (MSB's) of the memory address; therefore, they are unique for each layer. Figure [1](#page-5-0) shows how this MSB's can be used to redirect the address to a redundant layer rather than

<span id="page-5-0"></span>

**Fig. 1** Layer replacement circuit

the faulty layer. The programmable devices PD in the figure store the ID (i.e., the MSB's) of the faulty layers. The MSB's of the original address O\_Address will be compared with the stored bits in the PD's; if a hit occurs, then the O\_Address has to be mapped to the MSB's of a redundant layer (denoted by r1 and r2). For example, assume a stack size  $n = 2$  and the number of redundant layers is  $r = 2$  as in the figure, then 2 bits  $(= \log_2(4))$  needed as MSB's to identify the four layers. Assume further that the combinations 00 and 01 identify the layers L1 and L2 and the combination 10 and 11 identify the spare redundant layers R1 and R2. If L1 is faulty, then its access will be inhibited as the comparator will produce a hit and force the mux to select the new address r1; in this case the address is converted from 00 to 10, hence accessing the redundant layer instead of the faulty layer. Similarly, if L2 is faulty, its address will be remapped to the address  $r2 = 11$ .

#### **5 Wafer Matching for Yield Improvement**

This section briefly presents wafer matching as it is used for comparison with layer redundancy. First, the process assumptions and definition for wafer matching are presented. Thereafter, a yield and a cost model are described.

#### 5.1 Definitions and Assumptions

To fairly compare layer redundancy with wafer matching, the same yield parameters used in layer redundancy are used here, i.e., die yield Y<sub>D</sub>, interconnect yield  $Y_{\text{INT}}$  and stacked-die yield  $Y_{\text{SD}}$  have to be used. However, due to the nature of wafer matching an additional parameters must be considered, the repository size.

A repository contains a collection of wafers with the same functionality. The larger the size of the repository the better the quality of the matching, since there are more wafers to select from. The symbol *k* is used to denote the repository size.

The yield improvement of wafer matching heavily depends on the number of dies per wafer *d*. As wafer

matching requires pre-bond testing, each die has to be tested prior entering the stack. We use the same symbols  $t_{\text{int}}$  and  $t_{\text{die}}$  denote the cost per interconnect and die.

#### 5.2 Yield and Cost Models for Wafer Matching

Improve yield for 3D circuits based on wafer matching has been discussed by many authors [\[17](#page-11-0), [20](#page-11-0), [21](#page-11-0), [24](#page-11-0), [27](#page-11-0)]. In this paper, we use the adaptive Best Pair (BP) algorithm [\[24](#page-11-0)] to determine the yield increase due to wafer matching.

The BP matching scenario realizes a yield  $Y_{BP} =$  $f(n, k, d, Y_D)$ , which is a function of the stack size *n*, the repository size *k*, the number of dies per wafer *d* and the die yield  $Y_D$ . By assuming *k* and *d* to be constant, we can define  $Y_{BP}(n, Y_D)$ ; i.e., it is primarily a function of the stack size and the die yield. This yield can be recursively described by the following equation:

$$
Y_{\rm BP}(n, Y_{\rm D}) = Y_{\rm BP}(n - 1, Y_{\rm D}) \cdot \text{Match}(n - 1, Y_{\rm D}). \tag{16}
$$

Here  $Match(n - 1, Y_D)$  presents the die yield of the best wafer that matches with the stacked  $n - 1$  layers (given a certain matching criterion).

To calculate the compound yield due to wafer matching,  $Y_{WM}$ , both stacked-die yield  $Y_{SD}$  and interconnect yield  $Y_{\text{INT}}$  have to be incorporated with  $Y_{\text{BP}}$ . We define the wafer matching yield as follows:

$$
Y_{\rm WM}(n) = Y_{\rm BP}(n, Y_{\rm D}) \cdot Y_{\rm SD}^{n-1} \cdot Y_{\rm INT}^{n-1}
$$
 (17)

The cost to perform the wafer matching consist also of three components: manufacturing, test and packaging cost. Equation 18 describes this cost.

$$
C_{\text{WM}}(n) = C_{\text{WM,m}}(n) + C_{\text{WM,t}}(n) + C_{\text{WM,p}}(n) \tag{18}
$$

$$
C_{\text{WM,m}}(n) = n \cdot C_{\text{w}} + (n-1) \cdot C_{3\text{D}} \tag{19}
$$

 $C_{WM,t}(n) = C_{WM,t,pre}(n) + C_{WM,t,post}(n)$ 

$$
+ C_{\text{WM}, \text{t,final}}(n) \tag{20}
$$

$$
C_{\text{WM,t,pre}}(n) = n \cdot d \cdot t_{\text{int}} \tag{21}
$$

$$
C_{\text{WM},t,\text{post}}(n) = Y_{\text{BP}} \cdot (n-1) \cdot d \cdot t_{\text{int}} \tag{22}
$$

 $C_{WM, t, final}(n) = Y_{BP} \cdot Y_{INT}^{n-1}$ 

$$
\cdot \{(n-1)\cdot d \cdot t_{\text{int}} + n \cdot d \cdot t_{\text{die}}\} \tag{23}
$$

$$
C_{\text{WM},p}(n) = Y_{\text{BP}} \cdot Y_{\text{INT}}^{n-1} \cdot d \cdot C_{\text{packaging}} \tag{24}
$$

The manufacturing cost is assumed to be the same as for the case no wafer matching is used. The test cost, however, differs as a pre-bond test is required  $(C_{WM, t, pre}(n))$ . In the pre-bond test only dies are tested. In the post-bond test, die test are skipped as it is proven to be more cost-effective [\[27](#page-11-0)]. Here, only the <span id="page-6-0"></span>interconnects are tested during the post-bond test. As a consequence of this, some faulty stacked dies will escape the test and therefore will be packaged. These faulty chips, however, will be detected in the final test.

In case wafer matching is not performed, the yield and cost are given by Eqs. [1](#page-3-0) and [10](#page-4-0) respectively.

#### **6 Simulation Results for Layer Redundancy**

In this section we analyze the yield gain due to layer redundancy and its associated cost by attributing the manufacturing cost to the good stacked ICs. However, first the process parameters used for simulation will be given.

## 6.1 Process Parameters

The defined parameters in Section [4.1](#page-2-0) need to have actual values for the simulation. In this section, we justify their values. We assume a die yield of  $Y_D = 85 \%$ as reported in the ITRS roadmap [\[7](#page-11-0)]. The stacked-die yield  $Y_{SD}$  is assumed to be 99 % [\[27\]](#page-11-0). The interconnect yield  $Y_{\text{INT}}$  is assumed to be 97 % per stacked layer [\[27](#page-11-0)].

In order to determine the number of dies per wafer *d*, we need to know the wafer size and die area. A standard 300 mm diameter wafer is selected with an edge clearance of 3 mm. The memory die area selected belonging to the considered die yield is assumed to be  $A = 93$  mm<sup>2</sup> [\[7](#page-11-0)]. For this die area and wafer size, the number of Gross Dies per Wafer (GDW) approximately equals to  $d = 675$  [\[5](#page-11-0)].

For the test cost, we assume a test cost per die  $t_{\text{die}} =$ 0.23 cent  $[3, 11]$  $[3, 11]$  $[3, 11]$  $[3, 11]$ . We assume that the interconnect test are 100 less in cost, similar as in [\[27\]](#page-11-0).

The packaging cost forms a significant fraction of the overall cost and depends on the used technique [\[26](#page-11-0)]. In this paper, we assume the packaging cost to be 50 % of a die cost.

#### 6.2 Yield Improvement

The relative yield improvement of memories enabled with redundancy over memories without layer redundancy can be expressed by normalizing Eq. [3](#page-3-0) over Eq. [1.](#page-3-0) The following equation describes the obtained result:

$$
\frac{Y_{LR}(n, s)}{Y(n)} = \frac{\left(\sum_{i=n}^{s} p(i)\right)}{Y_{D}^{n}} \cdot Y_{SD}^{s-n} \cdot Y_{INT}^{s-n}
$$
\n
$$
= \left(\sum_{i=n}^{s} {s \choose i} \cdot Y_{D}^{i-n} \cdot (1 - Y_{D})^{s-i}\right)
$$
\n
$$
\cdot Y_{SD}^{s-n} \cdot Y_{INT}^{s-n}
$$
\n(25)

Table 1 shows the yields for memories with and without layer redundancy. The second row gives the absolute yield (Abs. yield) of the stack without using layer redundancy. The rest of the table gives the yield improvement as a consequence of layer redundancy for different stack sizes *n* and different number of redundant layers *r*. For cost reasons it is assumed that  $r \leq n$ ; i.e., the number of redundant layers is considered smaller than or equal to the stack size *n*. Each entry in the table (except the Abs. yield row) lists the relative yield improvement  $\frac{Y_{LR}(n,s)}{Y(n)}$  (Eq. 25) in percentage for each value of *n* and *r*; entities where  $r > n$  are indicated as 'n.a.' (not applicable). Inspecting the table reveals the following:

- Layer redundancy improves the memory yield irrespective of the considered stack size and number of redundant layers. The yield improvement becomes significant as the stack size increases; this is because the occurrence probability of faulty layers increases.
- Adding more redundant layers does not always result in better yield improvement. The minimum number of redundant layers that have to be added to achieve the maximal yield improvement depends in addition to *n* also on the process parameters under consideration such as  $Y_D$ ,  $Y_{SD}$  and  $Y_{INT}$ . For example, the yield improvement for  $n = 4$  realized with  $r = 2$  is larger than that realized with  $r = 4$ . This yield drop is a consequence of additional faults introduced in the larger stack due to the extra 3D processing steps.

#### 6.3 Cost Evaluation

To evaluate the additional yield gain of a redundant memory fairly, its increased manufacturing cost must be compensated for. In order to do that, we define the cost of a *good die C<sup>G</sup>* as the cost of manufacturing a good stacked IC; i.e., normalizing the cost  $C(n)$  to the yield. This cost for 3D stacked memory without

**Table 1** Relative yield improvement using layer redundancy in % for various *n* and *r*

|                                                |      | $n=1$ $n=2$ $n=3$ $n=4$ $n=5$ $n=6$        |  |  |
|------------------------------------------------|------|--------------------------------------------|--|--|
| Abs. yield 85.00 69.38 56.63 46.23 37.73 30.80 |      |                                            |  |  |
| $r = 1$ 10.43 24.84 39.24 53.65 68.05 82.46    |      |                                            |  |  |
| $r=2$                                          |      | n.a. <b>26.11 46.16 68.30</b> 92.50 118.79 |  |  |
| $r = 3$                                        |      | n.a. n.a. 43.35 67.59 95.32 126.84         |  |  |
| $r = 4$                                        | n.a. | n.a. n.a. 62.45 90.58 123.26               |  |  |

Bold entries show the optimal values

<span id="page-7-0"></span>and with layer redundancy are given in Eqs. 26 and 27 respectively.

$$
C^G(n) = C(n)/Y(n) \tag{26}
$$

$$
C_{LR}^{G}(n, s) = C_{LR}(s) / Y_{LR}(n, s)
$$
\n(27)

By using these equations, the relative improvement or depreciation of the price of a good 3D-SIC with layer redundancy over one without layer redundancy can be expressed as:

$$
\frac{C_{LR}^G(n,s)}{C^G(n)} = \frac{C_{LR}(s)}{C(n)} \cdot \frac{Y(n)}{Y_{LR}(n,s)}
$$
(28)

Here, Eqs. [4](#page-3-0) and [10](#page-4-0) give the expressions for  $C_{LR}(s)$ and *C*(*n*). The last part of the equation,  $\frac{Y(n)}{Y_{LR}(n,s)}$ , can be evaluated by using Eq. [25.](#page-6-0)

Figure 2 shows the above cost ratio for various values of *n* and *s*, and for  $0.1 \le \frac{C_{3D}}{C_w} \le 0.9$ , i.e., the 3D processing cost lies between 10 and 90 % of the wafer cost. The following can be concluded from the figure:

- The impact of the ratio  $\frac{C_{3D}}{C_w}$  on the cost ratio  $\frac{C_{LR}^G(n,s)}{C^G(n)}$ is negligible, especially for  $n > 3$ .
- Except for  $n = 3$  and  $s = 5$ , the realized yield improvement is high enough to pay off the additional cost made (related to additional memory layers and stacking process). Again, this conclusion applies for our case study and the assumed process parameters. Other process parameters may result in other conclusions. Nevertheless, the figure clearly shows that generally speaking, the achieved yield improvement using layer redundancy results in lower cost per good stack.



**Fig. 2** Impact of layer redundancy on the cost ratio  $\frac{C_{\text{LR}}^G(n,s)}{C^G(n)}$ 

**Table 2** Relative cost improvement using layer redundancy for various *n* and *r*

|              |  |  | $n=1$ $n=2$ $n=3$ $n=4$ $n=5$ $n=6$             |  |
|--------------|--|--|-------------------------------------------------|--|
|              |  |  | $r = 1$ 170.18 20.21 -2.73 -17.00 -27.10 -34.79 |  |
|              |  |  | $r = 2$ n.a. 54.37 14.30 -9.55 -25.79 -37.68    |  |
| $r = 3$ n.a. |  |  | n.a. $37.28$ $4.63$ $-17.13$ $-32.75$           |  |
|              |  |  | $r = 4$ n.a. n.a. n.a. 21.66 -5.48 -24.73       |  |
|              |  |  |                                                 |  |

Bold entries show the optimal values

The larger *n*, the larger the impact of layer redundancy; i.e., the better the cost improvement due to layer redundancy. For example, for  $n = 3$  and  $s = 4$ , the cost reduction achieved is around 2.73 %, while this is 27.10 % for  $n = 5$  and  $s = 6$ .

Next, the impact of different values of *n* and *r* on the cost ratio  $\frac{C_{LR}^G(n,s)}{C^G(n)}$  will be analyzed. The results are summarized in Table 2; it is assumed that  $\frac{C_{3D}}{C_w} = 0.3$ . The table shows that for  $n = r = 1$ , the cost of producing a good stacked IC using layer redundancy is more than twice expensive. This can be explained by the fact that adding a single redundant layer to  $n = 1$  doubles the wafer cost. The associated cost with layer redundancy starts to pay off from  $n = 3$  on. As the table shows, additional redundant layers do not always result in *lower* cost. It strongly depends on the stack size and the number of the-to-be added redundant layers (as well as on the process parameters). Nevertheless, the larger *n*, the more benefits can be realized. For example, for  $n = 6$  a cost reduction of 37.68 % can be obtained.

Another aspect which is worth to examine is the impact of the die yield Y<sub>D</sub> and the stacking yield parameters  $Y_{\text{INT}}$  and  $Y_{\text{SD}}$  on the cost. We still assume the case where  $n = 5$  and  $s = 6$ . The cost ratio  $\frac{C_{LR}^{G}(5,6)}{C^{G}(5)}$  for different values of stack yield *Y*<sub>int</sub>, *Y*<sub>SD</sub> and die yield *Y*<sub>D</sub> is given in Table 3; *Y*<sub>int</sub> and *Y*<sub>SD</sub> are considered between 91 and 99 % and  $Y_D$  is considered to between 60 and 90 %,. The table reveals that the die yield has the

**Table 3** Relative cost improvement using layer redundancy for various  $Y_D$ ,  $Y_{int}$  and  $Y_{SD}$ 

| $Y_{\rm INT}$ | $Y_{SD}$ | $C_{LR}^{G}(5,6)-C^{G}(5)$<br>$C^{G}(5)$ |                   |                   |                   |
|---------------|----------|------------------------------------------|-------------------|-------------------|-------------------|
|               |          | $Y_{\rm D} = 0.6$                        | $Y_{\rm D} = 0.7$ | $Y_{\rm D} = 0.8$ | $Y_{\rm D} = 0.9$ |
| 0.91          | 0.91     | $-51.50$                                 | $-41.64$          | $-26.99$          | $-3.17$           |
| 0.91          | 0.95     | $-53.47$                                 | $-43.96$          | $-29.87$          | $-7.00$           |
| 0.91          | 0.99     | $-55.27$                                 | $-46.06$          | $-32.43$          | $-10.46$          |
| 0.95          | 0.91     | $-53.48$                                 | $-43.97$          | $-29.87$          | $-7.02$           |
| 0.95          | 0.95     | $-55.35$                                 | $-46.16$          | $-32.55$          | $-10.63$          |
| 0.95          | 0.99     | $-57.06$                                 | $-48.14$          | $-34.97$          | $-13.86$          |
| 0.99          | 0.91     | $-55.28$                                 | $-46.08$          | $-32.44$          | $-10.48$          |
| 0.99          | 0.95     | $-57.06$                                 | $-48.15$          | $-34.97$          | $-13.86$          |
| 0.99          | 0.99     | $-58.67$                                 | $-50.01$          | $-37.22$          | $-16.87$          |

<span id="page-8-0"></span>highest impact on the cost ratio; the lower the die yield, the higher the benefits obtained by layer redundancy. For example, for a  $Y_D = 60$  % a cost improvement around 55 % is obtained, while this does not exceed 16.87 % for  $Y_D = 90$  %. Moreover, the table shows that the higher the stack yield, the higher the benefit of layer redundancy.

#### **7 Comparison with Wafer Matching**

This section gives first the simulation results for wafer matching; these are thereafter compared with those obtained for layer redundancy.

#### 7.1 Simulation Results for Wafer Matching

In this section, we derive the equations to evaluate the cost for wafer matching and simulate them. Again, we consider the yield and cost improvements with respect to the case where wafer matching is not used.

The defined parameters in Section [5.1](#page-5-0) need to have actual values for the simulation. We use exactly the same parameters as defined in Section [6.1.](#page-6-0) The repository size for the wafer repositories is assumed to be  $k = 50$ .

#### *7.1.1 Yield Improvement*

The relative yield improvement of memories enabled with wafer matching over memories without wafer matching can be expressed by normalizing Eq. [17](#page-5-0) over Eq. [1.](#page-3-0) The following expression describes the obtained result:

$$
\frac{Y_{\text{WM}}(n)}{Y(n)} = \frac{Y_{\text{BP}} \cdot Y_{\text{SD}}^{n-1} \cdot Y_{\text{INT}}^{n-1}}{Y_{\text{D}}^n \cdot Y_{\text{SD}}^{n-1} \cdot Y_{\text{INT}}^{n-1}} = \frac{Y_{\text{BP}}}{Y_{\text{D}}^n}
$$
(29)

This yield is exactly reported by the tool that implements the Best Pair (BP) matching scenario [\[24](#page-11-0)]. Table 4 shows the absolute yield (second row) and the relative yield improvement (third row) for different stack sizes *n*.

Wafer matching is only applicable for a stack of two or more layers. The larger the stack size, the higher the yield gain. This relative yield improvement increases from 1.62 % up to 14.03 % for stack sizes of two and six layers respectively.

## *7.1.2 Cost Evaluation*

To evaluate the additional yield gain of a redundant memory fairly, its manufacturing and additional test cost must be compensated for. In order to do that, we define the cost of a *good die*  $C_{WM}^G$  as the cost of a good stacked IC using wafer matching, similarly as in Eqs. [26](#page-7-0) and [27.](#page-7-0)

$$
C_{\text{WM}}^G(n) = \frac{C_{\text{WM}}(n)}{Y_{\text{WM}}(n)}
$$
\n(30)

Using this equation and Eq. [26,](#page-7-0) the relative improvement or depreciation of the price of a good 3D-SIC with wafer matching over one without it can be expressed as:

$$
\frac{C_{WM}^G(n)}{C^G(n)} = \frac{C_{WM}(n)}{C(n)} \cdot \frac{Y(n)}{Y_{WM}(n)}
$$
(31)

Here, Eqs. [18](#page-5-0) and [10](#page-4-0) give the expressions for  $C_{WM}(n)$ and *C*(*n*) respectively. The last part of the equation,  $\frac{Y(n)}{Y_{\text{WM}}(n)}$ , can be evaluated by using Eq. 29.

The results of this equation are depicted in the last row of Table 4. It shows that wafer matching becomes more lucrative for increased stack sizes. For a stack size of 2, the improvement is only 2.56 %; it grows to 12.48 % for a stack size of six layers.

## 7.2 Comparison

Sections [6](#page-6-0) and 7.1 describe the yield improvement schemes layer redundancy and wafer matching respectively. In this section, we summarize both methods and compare the cost improvements between them. Table [5](#page-9-0) shows this comparison. The first column contains the stack size. The second and third columns contain the yield improvements for both techniques and the fourth column gives the number of redundant layers used to achieve the yield improvement in the third column. The fifth and sixth column show the cost improvements of both schemes, while the last column shows the number of redundant layers used to obtain the cost improvement in the sixth column. It should be noted that depending on *n*, an optimal number of redundant layers *r* (realizing maximal yield or cost improvement)



| $\boldsymbol{n}$ | $Y_{\text{WM}}(n) - Y(n)$<br>(9/0)<br>$\overline{Y(n)}$ | $\frac{Y_{LR}(n,s) - Y(n)}{Y_{LR}(n,s)}$ (%)<br>Y(n) | $C^G(n)$<br>(9)<br>$\overline{C^G(n)}$ | $C_{\text{LR}}^G(n, s) - C^G(n)$<br>(9)<br>$\overline{C^G(n)}$ |  |
|------------------|---------------------------------------------------------|------------------------------------------------------|----------------------------------------|----------------------------------------------------------------|--|
| 2                | 1.62                                                    | 26.11                                                | $-2.56$                                | 20.21                                                          |  |
| 3                | 3.71                                                    | 46.16                                                | $-4.50$                                | $-2.73$                                                        |  |
| $\overline{4}$   | 6.49                                                    | 68.30                                                | $-6.79$                                | $-17.00$                                                       |  |
| 5                | 10.00                                                   | 95.58                                                | $-9.47$                                | $-27.10$                                                       |  |
| 6                | 14.03                                                   | 126.84                                               | $-12.48$                               | $-37.68$                                                       |  |

<span id="page-9-0"></span>**Table 5** Yield and cost comparison between wafer matching and layer redundancy

is selected for the comparison. Considering yield only, layer redundancy outperforms wafer matching by an order of magnitude. Even the cost picture of these two schemes confirms the superiority of layer redundancy except for  $n = 2$ ; the larger *n*, the larger the benefit. For example, for a six stacked IC wafer matching is able to reduce the cost with 12.48 % as compared to random stacking, while layer redundancy is able to reduce this with 37.68 %. However, for  $n = 2$  layer redundancy will result in an additional cost of 20.21 %.

## **8 Combining Layer Redundancy and Wafer matching**

In this section, we combine the two methods. In order to achieve that, a new algorithm is developed. This algorithm is described in Section 8.1. Thereafter, we present the results and analyze the additional cost improvements in Section 8.2. Finally, we compare the two stand-alone techniques with their combined version in Section [8.3.](#page-10-0)

# 8.1 Algorithm

To combine layer redundancy and wafer matching, a two-step algorithm is used. The first step performs the matching of the first *n* layers; the BP matching scenario is used with slight modifications such as keeping track of the number of good dies per stack. The second step consists of matching the *r* redundant layers to the stacked *n* layers. Two different methods can be used for this step:

– *Match The Best*: To maximize the compound yield, each matching step targets stacks with *n* − 1 good

**Table 6** Relative cost improvement using the combined method for various *n* and *r*

|                                                |      |  | $n=1$ $n=2$ $n=3$ $n=4$ $n=5$ $n=6$  |  |
|------------------------------------------------|------|--|--------------------------------------|--|
| Abs. yield 85.00 69.38 56.63 46.23 37.73 30.80 |      |  |                                      |  |
| $r = 1$ 17.11 29.70 43.02 57.06 71.51 86.40    |      |  |                                      |  |
| $r=2$                                          |      |  | n.a. 36.94 57.49 80.37 105.12 131.91 |  |
| $r = 3$                                        | n.a. |  | n.a. 61.57 88.42 118.86 153.16       |  |
| $r = 4$                                        | n.a. |  | n.a. n.a. 90.77 135.51 161.32        |  |

Bold entries show the optimal values

dies. The stacks with  $n - 1$  good dies directly contribute to the yield if a good die is stacked on them. Note that after matching, stacks that had *n* − 2 good dies will have  $n - 1$  good dies in the next step.

– *Match The Worst*: To maximize the compound yield, each matching step targets stacks with the most faulty dies that are still repairable. Thus, the first matching step is based on stacks with  $n - r$ good dies, thereafter, stacks with  $n - r - 1$  good dies, etc. The process stops when all *r* redundant layers are matched.

In the coming sections, we only consider the *Match The Best* method as both methods report similar results. We denote the yield after matching as  $Y_{\text{M,BP}}$  for this method.

# 8.2 Simulation Results

Similarly as for the disjoint yield improvements methods, both the yield and cost components are going to be explored. We define the cost  $C_{COM}(s)$  of a 3D-SIC using the combined approach in a similar way as we did for wafer matching, but now with stack size *s*. The following equations describe these cost.

$$
CCOM(s) = CCOM,m(s) + CCOM,t(s)
$$
  
+ 
$$
CCOM,p(s)
$$
 (32)

$$
C_{COM,m}(s) = s \cdot C_w + (s - 1) \cdot C_{3D} \tag{33}
$$

$$
C_{COM,t}(s) = C_{COM,t,pre}(s) + C_{COM,t,post}(s)
$$

$$
+ C_{COM,t,final}(s) \tag{34}
$$

$$
C_{\text{COM,t,pre}}(s) = s \cdot d \cdot t_{\text{int}} \tag{35}
$$

**Table 7** Relative cost improvement using the combined method for various *n* and *r*

|  |  | $n=1$ $n=2$ $n=3$ $n=4$ $n=5$ $n=6$             |  |
|--|--|-------------------------------------------------|--|
|  |  | $r = 1$ 58.47 12.91 -7.80 -20.86 -30.16 -37.37  |  |
|  |  | $r = 2$ n.a. 39.11 3.30 -17.79 -32.06 -42.51    |  |
|  |  | $r = 3$ n.a. n.a. 18.81 -9.19 -27.76 -41.05     |  |
|  |  | $r = 4$ n.a. n.a. n.a. $1.31$ $-21.10$ $-36.96$ |  |

Bold entries show the optimal values

<span id="page-10-0"></span>**Table 8** Cost reduction: combined wafer matching and layer redundancy



$$
C_{\text{COM,t,post}}(s) = Y_{\text{M,BP}} \cdot (s-1) \cdot d \cdot t_{\text{int}}
$$
 (36)

 $C_{COM,t,final}(s) = Y_{M,BP} \cdot Y_{INT}^{s-1}$  $\cdot \{(s-1) \cdot d \cdot t_{\text{int}} + s \cdot d \cdot t_{\text{die}}\}$  (37)

$$
C_{\text{COM},p}(n) = Y_{\text{M},\text{BP}} \cdot Y_{\text{INT}}^{s-1} \cdot d \cdot C_{\text{packaging}} \tag{38}
$$

## *8.2.1 Yield Improvement*

The yield improvement using the combined method,  $Y_{COM}(n, s)$ , is directly obtained from simulation of the two-step algorithm described in the previous section. Table [6](#page-9-0) shows the relative yield improvement realized as compared with yield  $Y(n)$  of random stacking (without layer redundancy); the absolute value of  $Y(n)$ is given in the 'Abs. yield' row. Inspecting the table reveals the following:

- Overall, the yield gain of the combined method outperforms that of layer redundancy (see Table [1\)](#page-6-0) up to 64 %.
- Similarly as for layer redundancy, the memory yield improves irrespective of the considered stack size and number of redundant layers. Again, the yield improvement becomes significant as the stack size increases; this is because the occurrence probability of faulty layers increases.
- When using layer redundancy only, the addition of more redundant layers do not always result in better yield improvement. However, here it is the case for combined method; combining layer redundancy with wafer matching results in additional benefits that are larger than the yield loss due to stacking of extra layers.

#### *8.2.2 Cost Improvement*

To fairly evaluate the cost of this combined technique, both additional cost components for manufacturing and testing must be included. We define the cost improvement  $C_{COM}^G(n, s)$  as the cost of a good stacked IC using the combined approach.

$$
\frac{C_{\text{COM}}^G(n,s)}{C^G(n)} = \frac{C_{\text{COM}}(s)}{C(n)} \cdot \frac{Y(n)}{Y_{\text{COM}}(n,s)}
$$
(39)

The relative cost change of this equation is depicted in Table [7.](#page-9-0) The combined method is interesting for  $n \geq$ 3 used with appropriate number of redundant layers *r*. The cost improves with larger stack sizes.

#### 8.3 Comparison

In this last section, we compare the combined technique with the two stand-alone yield improvement techniques. The results of this comparison are shown in Table 8. The table contains five columns. The first column gives the considered stack size, the second column shows the number of redundant layers used for the combined method, the third column the yield improvement of the combined technique over no yield improvement scheme (i.e., random stacking without layer redundancy), the last two columns the yield improvement of the combined technique over the standalone versions. The table shows that for  $n > 3$  the combined technique outperforms both layer redundancy and wafer matching. Thus, the combined approach is the best yield improvement technique to use.

## **9 Conclusion**

This paper introduces the concept of layer redundancy and investigates it as a scheme to improve the compound yield of 3D stacked memories. It proposes an analytical model to evaluate the yield improvement due to layer redundancy.

Simulation results show that layer redundancy not only outperforms wafer matching (as a yield improvement scheme), but also realize a significant yield improvement, especially for larger stack size. For example, for a stack size of six layers and a die yield of 85 %, a relative yield improvement of 118.79 % is obtained using two redundant layers, while this is 14.03 % with wafer matching. The additional cost due to redundancy pays off; the cost of producing a good 3D stacked memory chip reduces with 37.68 % when using layer redundancy and only with 12.48 % when using wafer matching. Moreover, the results show that the benefits of layer redundancy become extremely significant for <span id="page-11-0"></span>lower die yields. Finally, we combined both methods technique to obtain even better improvements; e.g., for the six layered stack, the cost reduced from 38.45 to 42.51 %.

**Open Access** This article is distributed under the terms of the Creative Commons Attribution License which permits any use, distribution, and reproduction in any medium, provided the original author(s) and the source are credited.

# **References**

- 1. Adams RD (2003) High performance memory testing design principles. In: Fault modeling and self-test. Kluwer Academic
- 2. Anigundi R, Hongbin S, Jian-Qiang L, Rose K, Tong Z (2009) Architecture design exploration of three-dimensional (3D) integrated DRAM. In: Quality of electronic design, pp 86–90
- 3. Bushnell M, Agrawal V (2000) Essentials of electronic testing for digital, memory and mixed-signal VLSI circuits. Wiley-VCH, Weinheim
- 4. Davis WR, Wilson J, Mick S, Xu J, Hua H, Mineo C, Sule AM, Steer M, Franzon PD (2005) Demystifying 3D ICs: the pros and cons of going vertical. IEEE Des Test Comput 22(8):498–510
- 5. de Vries DK (2005) Investigation of gross die per wafer formulas. IEEE Trans Semicond Manuf 18(1):136–139
- 6. Garrou P (2008) Christopher Bower and Peter Ramm. In: Handbook of 3D integration. Wiley-VCH
- 7. ITRS Report Yield Enhancement 2009 Edition. [http://www.](http://www.itrs.net/Links/2009ITRS/2009Chapters_2009Tables/2009_Yield.pdf) [itrs.net/Links/2009ITRS/2009Chapters\\_2009Tables/2009\\_](http://www.itrs.net/Links/2009ITRS/2009Chapters_2009Tables/2009_Yield.pdf) [Yield.pdf](http://www.itrs.net/Links/2009ITRS/2009Chapters_2009Tables/2009_Yield.pdf)
- 8. Jiang L, Ye R, Xu Q (2010) Yield enhancement for 3Dstacked memory by redundancy sharing across dies. In: IEEE/ACM international conference on computer-aided design, pp 230–234
- 9. Kahng U et al (2010) 8 Gb 3-D DDR3 DRAM using throughsilicon-via technology. IEEE J Solid-State Circuits 45:111–119
- 10. Kawano M et al (2006) A 3D packaging technology for 4 Gbit stacked DRAM with 3 Gbps data transfer. In: International electron devices meeting, pp 1–4
- 11. Kim E-K, Sung J (2008) Yield challenges in wafer stacking technology. In: Microelectronics reliability, pp 1102–1105
- 12. Lim K et al (2001) Bit line coupling scheme and electrical fuse circuit for reliable operation of high density DRAM. In: Symposium on VLSl circuits digest of technical papers, pp 33–34
- 13. Loh GH (2008) 3D-stacked memory architectures for multicore processors. In: International symposium on computer architecture, pp 453–464
- 14. Marinissen EJ, Zorian Y (2009) Testing 3D chips containing through-silicon vias. In: International test conference, pp 1–11
- 15. Patti RS (2006) Three-dimensional integrated circuits and the future of system-on-chip designs. Proc IEEE 94(6):1214–1224
- 16. Puttaswamy K, Loh GH (2009) 3D-integrated SRAM components for high-performance microprocessors. IEEE Trans Comput 58(10):1369–1381
- 17. Reda S, Smith G, Smith L (2010) Maximizing the functional yield of wafer-to-wafer 3-D integration. IEEE Trans Very Large Scale Integr Syst 17(9):1357–1362
- 18. Reed P, Yeung G, Black B (2005) Design aspects of a microprocessor data cache using 3D die interconnect technology. In: International conference on integrated circuit design and technology, pp 15–18
- 20. Singh E (2011) Exploiting rotational symmetries for improved stacked yields in W2W 3D-SICs. In: VLSI test symposium, pp 32–37
- 21. Smith G, Smith L, Hosali S, Arkalgud S (2007) Yield considerations in the choice of 3D technology. In: IEEE international symposium on semiconductor manufacturing, pp 1–3
- 22. Taouil M, Hamdioui S (2011) Layer redundancy based yield improvement for 3D wafer-to-wafer stacked memories. In: European test symposium, pp 45–50
- 23. Taouil M, Hamdioui S, Beenakker K, Marinissen EJ (2010) Test cost analysis for 3D die-to-wafer stacking. In: Asian test symposium, pp 435–441
- 24. Taouil M, Hamdioui S, Verbree J, Marinissen EJ (2010) On maximizing the compound yield for 3D wafer-to-wafer stacked ICs. In: IEEE international test conference, pp 1–10
- 25. Tsai Y-F, Wang F, Xie Y, Vijaykrishnan N, Irwin MJ (2008) Design space exploration for 3-D cache. IEEE Trans Very Large Scale Integr Syst 16(4):444–455
- 26. Tummala R (2008) Fundamentals of microsystems packaging. McGraw-Hill Professional
- 27. Verbree J, Marinissen EJ, Roussel P, Velenis D (2010) On the cost-effectiveness of matching repositories of pre-tested wafers for wafer-to-wafer 3D chip stacking. In: IEEE European test symposium, pp 36–41
- 28. Wee J-K et al (2000) An antifuse EPROM circuitry scheme for field programmable repair in DRAMs. IEEE J Solid-State Circuits 35:1408–1414
- 29. Zhang T, Wang K, Feng Y, Song X, Duan L, Xie Y, Cheng X, Lin Y-L (2010) A customized design of DRAM controller for on-chip 3D DRAM stacking. In: IEEE Custom Integrated Circuits Conference (CICC), 19–22 Sept 2010, pp 1–4

**Mottaqiallah Taouil** received his MSc with honors from the Delft University of Technology (TUDelft), Delft, the Netherlands. He is currently pursuing a PhD at the Computer Engineering Lab of the same university in. His research interests include Reconfigurable Computing, Embedded Systems, VLSI Design & Test, Built-In-Self-Test, 3D stacked ICs, 3D Architectures, (3D) Design for Testability, (3D) Yield analysis and 3D Memory Test structures.

**Said Hamdioui** received his MSEE and PhD degrees (both with honors) from Delft University of Technology (TUDelft), Delft, The Netherlands. He is currently an associate professor at Computer Engineering Lab of TUDelft. Prior to joining TUDelft, Hamdioui worked for Microprocessor Products Group at Intel Corporation (in Santa Clara and Folsom, Califorina), for IP and Yield Group at Philips Semiconductors R&D (Crolles, France) and for DSP design group at Philips/NXP Semiconductors (Nijmegen, The Netherlands). He is the recipient of European Design Automation Association (EDAA) Outstanding Dissertation Award 2001, for his work on memory test techniques that have a wide-spread proliferation in the chip design industry; he is also the winner of the IEEE Nano and Nano Korea award at IEEE NANO 2010—Joint Symposium with Nano Korea 2010. He was nominated for The Young Academy (DJA) of the Royal Netherlands Academy of Arts and Sciences (KNAW) in 2009. His research interests include dependable nano-computing and VLSI Design & Test (defect/fault tolerance, reliability, security, nano-architectures, Design-for-Testability, Built-In-Self-Test, 3D stacked IC test, etc.). He has published one book and over 100 technical papers.