# Improved Electrical Characteristics of CoSi<sub>2</sub> Using HF-Vapor Pretreatment

Y. H. Wu, W. J. Chen, S. L. Chang, Albert Chin, Senior Member, IEEE, S. Gwo, and C. Tsai

Abstract—We have developed a simple process to form epitaxial  $CoSi_2$  for shallow junction. Prior to metal deposition, the patterned wafers were treated with HF-vapor passivation. As observed by scanning tunneling microscopy (STM), this HF treatment drastically improves the native oxide-induced surface roughness. The epitaxial behavior was confirmed by crosssectional transmission electron microscopy (TEM). Decreased sheet resistance and leakage current, and improved thermal stability are displayed by the HF treated samples, which is consistent with STM and TEM results.

Index Terms—Epitaxial CoSi<sub>2</sub>, HF pretreatment.

## I. INTRODUCTION

**C**OBALT SILICIDE (CoSi<sub>2</sub>) has become one of the most promising silicides for deep submicron technology [1]–[8], because of its linewidth-independent resistivity and minimum lateral growth. However, epitaxial CoSi<sub>2</sub> layers are more desirable because of better thermal stability and smoother interfaces than polycrystalline ones. There are many methods which can be used to grow epitaxial CoSi<sub>2</sub> [3], [9]–[12]:

- 1) molecular beam epitaxy (MBE) [10];
- the use of Ti-interlayer mediate epitaxy (TIME) [11], [12];
- 3) the use of sputter cleaning before Co deposition [3].

Unfortunately, the MBE method needs Si deposition; therefore, it is not a self-aligned process. The TIME process is not desirable in certain process flows, and it causes large voids in the epitaxial CoSi<sub>2</sub> layers near the edges of field oxide. Finally, although the sputtering method results in improved performance for forming shallow junction, it might be limited by a small process window. The key factor to form epitaxial rather than polycrystalline CoSi<sub>2</sub> is the suppression of native oxide. This is because Co is thermodynamically stable on oxide [13], [14], so that a thin oxide between Si and Co not only blocks the silicidation but also limits the reaction to local weak spots; that roughens the CoSi<sub>2</sub> surface and creates a polycrystalline structure. The suppression of native oxide is also the most important factor to achieving an atomically smooth interface and good performance [15]. In this letter,

W. J. Chen is with the Department of Mechanical Materials Engineering, National Yun-Lin Polytechnic Institute, Huwei 632, Taiwan, R.O.C.

S. Gwo is with the Department of Physics, National Tsing Hua University, Hsinchu 300, Taiwan, R.O.C.

Publisher Item Identifier S 0741-3106(99)05662-1.



Fig. 1. Sheet resistance of  $\mathrm{CoSi}_2$  on  $p^+n$  junction with different surface treatment.

we use HF-vapor passivation to suppress the native oxide. A similar process technique has been applied to Si epitaxy [16], [17], solid phase epitaxial SiGe [18], and thermal oxide growth [15].

## II. EXPERIMENTAL

In this study, (100), n-type Si wafers were used. P<sup>+</sup>n junctions were formed using  $BF_2^+$  implantation at the energy of 40 KeV with a dose of  $5 \times 10^{15}$  cm<sup>-2</sup>. The active device areas are  $2.25 \times 10^{-4}$ ,  $9 \times 10^{-4}$ , and  $3.6 \times 10^{-3}$  cm<sup>2</sup>. A rapid-thermal-annealing (RTA) step at 960 °C for 30 s is used to activate the implanted species. Prior to metal deposition, the wafers were treated with HF-vapor to passivate the surface and suppress native oxide formation. For comparison, control samples were fabricated with the same recipe but did not receive the HF-vapor treatment. A Co layer 150 Å thick was then deposited by e-beam evaporation with a base pressure below  $1 \times 10^{-6}$  torr. A film of Mo, 200 Å thick, is used as a cap layer for Co. CoSi2 is formed using two-step RTA. The first annealing was carried out at 550 °C for 45 s; then, selective etching was used to remove nonreacted metals. The second annealing was performed from 700 to 950 °C in the same N<sub>2</sub> environment. Sheet resistance and reverse current-voltage (I-V) leakage current are used to measure the electrical properties. STM and TEM are used to characterize the structural properties.

## **III. RESULTS AND DISCUSSION**

The sheet resistance as a function of the temperature of the second RTA treatment is displayed in Fig. 1. The epitaxial

Manuscript received October 22, 1998; revised March 5, 1999. This work was supported by NSC (88-2215-E-009-032) of Taiwan.

Y. H. Wu, S. L. Chang, A. Chin, and C. Tsai are with the Department of Electronics Engineering, National Chiao-Tung University, Hsinchu 300, Taiwan, R.O.C.



Fig. 2. Leakage current of p<sup>+</sup>n junction with different surface treatment.



Fig. 3. STM images of (100) Si surface treated (a) with and (b) without HF-vapor before metal deposition.

CoSi<sub>2</sub> films formed with the HF treatment have excellent thermal stability; the sheet resistance is almost unchanged after the second RTA up to 950 °C. In contrast, the sheet resistance is higher in control samples over the whole temperature range, and becomes larger with increasing annealing temperatures above 850 °C. The higher sheet resistance is due to the thickness nonuniformity in CoSi<sub>2</sub>; the silicide films agglomerated onto discrete islands that effectively increase the sheet resistance [19].



Fig. 4. Cross-sectional TEM images of CoSi<sub>2</sub> film treated (a) with and (b) without the HF-vapor before metal deposition.

The junction performance was evaluated by measuring the reverse leakage current, and the results are shown in Fig. 2. For HF treated samples annealed at 800 °C, the junction characteristics improved. The increased leakage current for more than 850 °C annealing is believed due to the out diffusion of boron at interface. For the control samples, the leakage current is nearly an order of magnitude higher, and the leakage current becomes larger at increasing annealing temperatures. A possible reason may also be agglomeration of the silicide films. The observed junction leakage current is consistent with the structure analysis discussed below.

Fig. 3(a) and (b) shows the STM images of samples with and without (the control samples) the HF treatment. In comparison to AFM, STM is converted from tunneling current that can directly image the thickness variations of the native oxide rather than the surface roughness. According to STM, the RMS roughness of 0.5- $\mu$ m square surfaces was 4.5 and 7.4 Å for HF-vapor treated samples and control samples, respectively. Because exposure to HF-vapor is known to have a passivation effect which protects the surface from oxidation, better CoSi<sub>2</sub> structures can be expected by using that treatment.

We have further investigated the detailed  $CoSi_2$  structure by cross-sectional TEM; the results are shown in Fig. 4. As observed from the dark field TEM in Fig. 4(a), the HF-treated silicide films show both uniform and epitaxial behavior. In sharp contrast,  $CoSi_2$  from the control samples in Fig. 4(b) is polycrystalline with a rough interface. This is because silicidation process occurred at the weak spots of native oxide first and any presence of oxide will suppress the  $CoSi_2$ formation. Therefore, uniform and epitaxial cobalt silicide films can only be grown on clean Si surfaces with little native oxide between Co and Si.

## **IV.** CONCLUSIONS

We have demonstrated a simple HF-vapor treatment to form epitaxial CoSi<sub>2</sub>. Much improved sheet resistance and leakage current are displayed by such HF-vapor treated samples. That is due to the suppression of native oxide formation, as confirmed by STM.

## ACKNOWLEDGMENT

The authors would like to thank C. H. Chen from Macronix International Company, Ltd.

#### REFERENCES

- [1] K. K. Ng and W. T. Lynch, "The impact of intrinsic series resistance on MOSFET scaling," IEEE Trans. Electron Devices, vol. ED-34, pp. 503-511, Mar. 1987.
- [2] C. P. Chao, K. E. Violette, S. Unnisrishnan, M. Nandakumar, R. L. Wise, J. A. Kittl, Q. Z. Hong, and I. C. Chen, "Low resistance Ti or Co salicided raised source/drain transistors for sub-0.13-µm CMOS technologies," in IEDM Tech. Dig., 1997, pp. 103-106.
- [3] Q. Z. Hong, W. T. Shiau, H. Yang, J. A. Kittl, C. P. Chao, H. L. Tsai, S. Krishnan, I. C. Chen, and R. H. Havemann, "CoSi2 with diode leakage and low sheet resistance at 0.065  $\mu$ m gate length," in IEDM Tech. Dig., 1997, pp. 107-110.
- [4] W. T. Lynch and K. K. Ng, "A tester for the contact resistivity of self-aligned silicides." in *IEDM Tech. Dig.*, 1988. R. T. Tung, F. Schrey, and S. M. Yalisove, "Growth of CoSi<sub>2</sub> and NiSi<sub>2</sub>
- on (100) and (110) surfaces at room temperatures," Appl. Phys. Lett.,
- vol. 55, no. 19, pp. 2005–2007, 1989. [6] Q. Wang, M. C. Osburn, and C. A. Canovai, "Ultra-shallow junction formation using silicide as a diffusion source and low thermal budget," IEEE Trans. Electron Devices, vol. 39, pp. 2486–2496, Nov. 1992.
- W. M. Chen, J. Lin, S. K. Banerjee, and J. C. Lee, "Simul-[7] taneous shallow-junction formation and gate doping p-channel metal-semiconductor-oxide field-effect transistor process using cobalt silicide as a diffusion/doping source," Appl. Phys. Lett., vol. 64, no. 3, pp. 345-347, 1994.

- [8] R. W. Mann, L. A. Clevenger, and Q. Z. Hong, "The C49 to C54-TiSi2 transformation in self-aligned silicide applications," J. Appl. Phys., vol. 73, no. 7, pp. 3566–3568, 1993.
  [9] R. T. Tung, "Oxide mediated epitaxy of CoSi<sub>2</sub> on silicon," *Appl. Phys.*
- Lett., vol. 68, no. 24, pp. 3461-3463, 1996.
- [10] H. Shibata, Y. Makita, H. Katsumata, S. Kimura, N. Kobayashi, M. Hasegawa, S. Hishita, A. C. Beye, H. Takahashi, J. Tanabe, and S. Uekusa, "Fabrication of epitaxial silicides thin films by combining lowenergy ion beam deposition and silicon molecular beam epitaxy," in Mat. Res. Soc. Symp. Proc., 1996, vol. 402, pp. 505-510.
- [11] M. Lawrence, A. Dass, D. B. Fraser, and C.-s. Wei, "Growth of epitaxial CoSi2 on (100) Si," Appl. Phys. Lett., vol. 58, no. 12, pp. 1308-1310, 1991
- [12] S. L. Zhang, J. Cardenas, F. M. dHeurle, B. G. Svensson, and C. S. Petersson, "On the formation of epitaxial CoSi2 from the reaction of Si with a Co/Ti bilayer," Appl. Phys. Lett., vol. 66, no. 1, pp. 58-60, 1995.
- [13] W. D. Chen, Y. D. Cui, and C. C. Hsu, "Interaction of Co with Si and SiO2 during rapid thermal annealing," J. Appl. Phys., vol. 69, no. 11, pp. 7612-7619, 1991.
- [14] A. E. Morgan, K. N. Ritz, E. K. Broadbent, and A. S. Bhansali, "Formation and high-temperature stability of  $CoSi_x$  films on an  $SiO_2$ substrate," J. Appl. Phys., vol. 67, no. 10, pp. 6265-6268, 1990.
- [15] A. Chin, W. J. Chen, T. Chang, R. H. Kao, B. C. Lin, C. Tsai, and J. C.-M. Huang, "Thin oxides with in-situ native oxide removal," IEEE Electron Device Lett., vol. 18, pp. 417-419, Sept. 1997.
- [16] J. C. Lou, C. Galewski, and W. G. Oldham, "Dichlorosilane effects onlow-temperature selective silicon epitaxy," Appl. Phys. Lett., vol. 58, no. 1, pp. 59-61, 1991.
- [17] A. Chin, B. C. Lin, and W. J. Chen, "High quality epitaxial Si grown by a simple low-pressure chemical vapor deposition at 550 °C," Appl. Phys. Lett., vol. 69, no. 11, pp. 1617-1620, 1996.
- [18] Y. H. Wu, W. J. Chen, A. Chin, and C. Tsai, "The effect of native oxide on epitaxial SiGe from deposited amorphous Ge on Si" Appl. Phys. Lett., Jan. 1999.
- W. M. Chen, S. K. Banerjee, and J. C. Lee, "Degradation mecha-[19] nisms and improvement of thermal stability of CoSi2/polycrystalline Si layers," Appl. Phys. Lett., vol. 64, no. 12, pp. 1505-1507, 1994.