





| Title       | Effects of Y incorporation in TaON gate dielectric on electrical performance of GaAs metal-oxide-semiconductor capacitor                                                                                                                                                                                                                                                                      |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Author(s)   | Liu, LN; Choi, HW; Xu, JP; Lai, PT                                                                                                                                                                                                                                                                                                                                                            |
| Citation    | Physica Status Solidi - Rapid Research Letters, 2016, v. 10 n. 9,<br>p. 703-707                                                                                                                                                                                                                                                                                                               |
| Issued Date | 2016                                                                                                                                                                                                                                                                                                                                                                                          |
| URL         | http://hdl.handle.net/10722/231908                                                                                                                                                                                                                                                                                                                                                            |
| Rights      | This is the accepted version of the following article: Physica<br>Status Solidi - Rapid Research Letters, 2016, v. 10 n. 9, p. 703-<br>707, which has been published in final form at<br>http://onlinelibrary.wiley.com/wol1/doi/10.1002/pssr.201600227/a<br>bstract; This work is licensed under a Creative Commons<br>Attribution-NonCommercial-NoDerivatives 4.0 International<br>License. |

(pss-logo will be inserted here by the publisher)

## Effects of Y incorporation in TaON gate dielectric on electrical performance of GaAs metal-oxide-semiconductor capacitor

## Li Ning Liu<sup>1</sup>, Hoi Wai Choi<sup>1</sup>, Jing Ping Xu<sup>2</sup>, and Pui To Lai<sup>\*,1</sup>

<sup>1</sup> Department of Electrical and Electronic Engineering, The University of Hong Kong, Pokfulam Road, Hong Kong
<sup>2</sup> School of Optical and Electronic Information, Huazhong University of Science and Technology, Wuhan 430074, P. R. China

Received ZZZ, revised ZZZ, accepted ZZZ Published online ZZZ (Dates will be provided by the publisher.)

Keywords GaAs MOS, High-k dielectric, Y incorporation, Interface-state density.

\* Corresponding author: e-mail laip@eee.hku.hk, Phone: +852 28592691, Fax: +852 28592691

In this study, GaAs Metal-Oxide-Semiconductor (MOS) capacitors using Y-incorporated TaON as gate dielectric have been investigated. Experimental results show that the sample with a Y/(Y+Ta) atomic ratio of 27.6% exhibits the best device characteristics: high k value (22.9), low interface-state density  $(9.0 \times 10^{11} \text{ cm}^{-2} \text{eV}^{-1})$ , small flatband voltage (1.05 V), small frequency dispersion and low gate leakage current  $(1.3 \times 10^{-5} \text{A/cm}^2 \text{ at V}_{fb} + 1 \text{ V})$ . These merits should be attributed to the complementary properties of Y<sub>2</sub>O<sub>3</sub> and Ta<sub>2</sub>O<sub>5</sub>: Y can effectively passivate the large amount of oxygen vacancies in Ta<sub>2</sub>O<sub>5</sub> are capable of neutralizing the effects of the negative oxide charges in Y<sub>2</sub>O<sub>3</sub>. This work demonstrates that an appropriate doping of Y content in TaON gate dielectric can effectively improve the electrical performance for GaAs MOS devices.



Capacitance-Voltage characteristic of the GaAs MOS capacitor with TaYON gate dielectric (Y content=27.6%) proposed in this work with the cross sectional structure and dielectric surface morphology as insets.

Copyright line will be provided by the publisher

1 Introduction Advantages such as high electron mobility, direct bandgap, and high breakdown field make III-V compound semiconductors well-positioned in achieving better performance for high-power and highspeed MOS devices than Si [1]. Among them, GaAs MOS devices with high-k (dielectric constant) gate dielectric have received significant attention in recent years [2, 3]. The critical challenges for the GaAs MOS technology are to reduce the defect states near the valence band and meanwhile suppress the formation of the unstable native oxides of GaAs, whereby the Fermi-level pinning effect can be avoided at the high-k/GaAs interface [4]. Therefore, passivation of the GaAs surface becomes an essential approach for improving the performance of GaAs MOS devices. Previously, LaTaON has been demonstrated capable of effectively passivating the surface of both Ge and GaAs, with reduced interface states and lower gate leakage current achieved [5, 6]. However, because of the hygroscopic nature of La-based materials, it seems not suitable to make LaTaON as gate dielectric. Recently, with a high k value of  $20 \sim 30$  (amorphous) [7], Ta<sub>2</sub>O<sub>5</sub> has been considered as a promising high-k material, especially in the DRAM [8], but its drawbacks like small bandgap (4.4 eV) and high concentration of oxygen vacancies might lead to large leakage current and charge trapping respectively [9, 10]. Moreover, it is worth noting that Ta<sub>2</sub>O<sub>5</sub> will react with the underlying substrate at high temperature, which will further degrade the device performance [11]. Although studies have pointed out doping nitrogen into Ta<sub>2</sub>O<sub>5</sub> (TaON) is capable of increasing its k value and reducing its border traps [12], the problems mentioned above still exist. On the other hand, the use of wide bandgap  $Y_2O_3$ 

2

(5.5eV) can address the problem of leakage current, but its lower k value (~ 14) will limit further scaling of the device. In this work, a strategy by incorporating Y into TaON as gate dielectric of GaAs MOS capacitors has been proposed for improving interfacial and gate leakage properties meanwhile maintaining relatively high k value, riding on the advantages of wide bandgap of  $Y_2O_3$  and high-k of Ta<sub>2</sub>O<sub>5</sub> concurrently. Moreover, by investigating the effects of Y-content in TaON gate dielectric, an appropriate Y/Ta ratio that enables GaAs MOS devices with optimal interfacial and gate leakage properties is obtained, with a high k value close to TaON and two-order lower gate leakage current than TaON devices.

2 Experimental details MOS capacitors were fabricated on Si-doped n-type GaAs wafers (100) with a doping concentration of  $0.5 \times 10^{18} \sim 1.0 \times 10^{18}$  cm<sup>-3</sup>. Wafers were first degreased in acetone, ethanol and isopropanol sequentially, and then dipped in diluted HCl to remove the native oxides, followed by sulfur passivation in (NH<sub>4</sub>)<sub>2</sub>S. After dried by N<sub>2</sub>, the wafers were transferred immediately into the high vacuum chamber of a sputtering system. A thin LaTaON film (~ 2 nm) as interfacial passivation layer was deposited by co-sputtering Ta and La<sub>2</sub>O<sub>3</sub> targets at room temperature in  $Ar/N_2$  (= 24/12), followed by the deposition of TaYON gate dielectric layer (~ 8 nm) by cosputtering Ta and  $Y_2O_3$  targets in the same ambient. Different ratios of Y to Ta in the TaYON film were obtained by adjusting the DC/RF powers of Ta/Y<sub>2</sub>O<sub>3</sub> targets to 0A/55W. 0.03A/45W. 0.03A/35W and 0.03A/0W, denoted as samples A, B, C and D respectively. Subsequently, a post-deposition annealing (PDA) was carried out at 600°C#for 60 s in N2 for all the samples. Al electrodes were then evaporated and patterned with an area of  $7.85 \times 10^{-5}$  cm<sup>2</sup>, followed by a forming-gas (95% N<sub>2</sub> + 5% H<sub>2</sub>) annealing at 300 °C for 20 min.

Capacitance-voltage (C-V) measurements were performed on MOS capacitors by HP 4284A. Gate leakage currents were tested by HP 4156A, and the thicknesses ( $T_{ox}$ ) and the bandgap of the dielectric films were measured by ellipsometry. Atomic force microscopy (AFM) was employed by Nanopics 2100 to evaluate the surface morphology of the gate dielectrics. Moreover, the chemical states in the high-k dielectrics and at/near the high-k/GaAs interface were analyzed by X-ray photoelectron spectroscopy (XPS).

**3 Results and discussions** XPS spectra of Y 3d, Ta 4f and O 1s are plotted in Fig. 1, from which the atomic ratio of Y to (Y+Ta) can be extracted to be 100%, 43.8%, 27.6% and 0% for the samples A, B, C and D, respectively. It has been reported that the oxygen vacancies in the dielectric film are positively charged and so an electric field can be generated [13, 14]. Since the core-level binding energy of an atom increases with a positive charge nearby [15], a shift of binding energy to higher value will happen when the amount of oxygen vacancies increases. Obviously in Figs. 1a and 1b, both Y 3d and Ta 4f shift to lower binding energies as the Y content increases, indicating that Y can effectively passivate the oxygen vacancies in the TaON film. This can be confirmed by the O 1s spectrum in Fig. 1c (see more details on the subpeaks of O 1s in Table S1, supporting information), in which the intensity of the sub-oxide peak decreases with the increase of Y content, indicating the Y passivation role on oxygen vacancies. Moreover, the content of Y-OH bond caused by the slight hygroscopicity of  $Y_2O_3$  decreases from sample A to sample B and is negligible in samples C and D, implying its influence can be neglected at a relatively low Y content.



**Figure 1** XPS spectra of (a) Y 3d, (b) Ta 4f and (c) O 1s for the samples.



Figure 2 High frequency (1MHz) C-V curves for the samples.

The 1-MHz C-V curves of the samples swept from inversion to accumulation and then back are shown in Fig. 2. The clockwise hysteresis for all the samples implying acceptor-like traps prevails in the dielectrics. Obviously, the accumulation capacitance per unit area ( $C_{ox}$ ) decreases with increasing Y content due to the lower k value of Y<sub>2</sub>O<sub>3</sub> than that of Ta<sub>2</sub>O<sub>5</sub>. However, the largest stretch out of C-V curve and a slight break down at high gate voltage are found in the sample D (TaON) with the largest C<sub>ox</sub>, implying the worst interface quality. According to M.K. Bera, the dominant defects in bulk Y<sub>2</sub>O<sub>3</sub> are negative [16], which can be neutralized by the positively-charged oxygen vacancies in TaON, resulting in a smaller shift of C-V curve in the positive direction for lower Y content when

comparing the samples A, B and C. Although the C-V curve of the sample D begins transition from inversion to accumulation first, it reaches accumulation last due to its highest interface-state density (D<sub>ii</sub>) described below.

The electrical and physical parameters of the samples extracted from their HF C-V curves are listed in Table 1. The equivalent k value  $(k_{eq})$  of the gate dielectrics can be calculated as

$$k_{eq} = k_{SiO_2} T_{ox} / CET \tag{1}$$

$$CET = k_0 k_{SiO_2} / C_{ox}$$
 (2)

where CET is the capacitance equivalent thickness;  $k_0$  is the vacuum permittivity;  $k_{SiO2}$  is the dielectric constant of SiO<sub>2</sub>. Flatband voltage V<sub>fb</sub> is determined from flatband capacitance and thus the equivalent oxide-charge density (Q<sub>ox</sub>) can be obtained by

$$Q_{ox} = -C_{ox} \left( V_{fb} - \Phi_{ms} \right) / q \tag{3}$$

with  $\Phi_{ms}$  the work-function difference between the Al gate and GaAs substrate and q the electron charge. In Table 1, the two samples with TaYON as gate dielectric (the sample B and especially sample C) exhibit better electrical properties than the samples with TaON or YON as gate dielectric (the samples A and D). Positive V<sub>fb</sub> for all the samples implies the presence of negative charges in the dielectric film. V<sub>fb</sub> decreases from 1.37 V (for the sample A) to 1.05 V (for the sample C) with increasing Ta content, likely due to the neutralization between the effects of the positively-charged oxygen vacancies of TaON and the negative oxide charges of Y<sub>2</sub>O<sub>3</sub> as mentioned above.

Table 1 Electrical and physical parameters of the samples.

| - | Sample No.                                                | А                         | В                          | С                         | D                            |
|---|-----------------------------------------------------------|---------------------------|----------------------------|---------------------------|------------------------------|
| - | Y/(Y+Ta)<br>(%)                                           | 100                       | 43.8                       | 27.6                      | 0                            |
|   | Bandgap<br>(eV)                                           | 5.4                       | 5.1                        | 4.9                       | 4.1                          |
|   | T <sub>ox</sub> (nm)                                      | 10.34                     | 10.19                      | 10.06                     | 10.22                        |
|   | $C_{ox}$<br>( $\mu F/cm^2$ )                              | 1.17                      | 1.61                       | 2.05                      | 2.18                         |
|   | $V_{fb}(V)$                                               | 1.37                      | 1.15                       | 1.05                      | 1.16                         |
|   | $Q_{ox}$ (cm <sup>-2</sup> )                              | -9.08×10 <sup>12</sup>    | $-1.01 \times 10^{13}$     | $-1.16 \times 10^{13}$    | $-1.37 \times 10^{13}$       |
|   | CET (nm)                                                  | 2.97                      | 2.13                       | 1.71                      | 1.59                         |
|   | $\mathbf{k}_{eq}$                                         | 13.6                      | 18.6                       | 22.9                      | 24.7                         |
|   | $\begin{array}{c} D_{it} \\ (cm^{-2}ev^{-1}) \end{array}$ | $\sim 3.5 \times 10^{12}$ | ${\sim}1.0{\times}10^{12}$ | $\sim 9.0 \times 10^{11}$ | $\sim \! 8.5 \times 10^{12}$ |
|   | Hysteresis<br>(mV)                                        | +160                      | +48                        | +35                       | +120                         |
| _ | RMS (nm)                                                  | 0.23                      | 0.21                       | 0.16                      | 0.37                         |

 $D_{it}$  is extracted from the HF C-V curve by the Terman's method [17] for comparison (see the states distribution in mid-gap and more details in Fig. S1 and Table S2 of supporting information) and its value near mid-gap is listed in Table 1. Different values of  $D_{it}$  are obtained for the four samples even though they have the same LaTaON passivation layer on the GaAs substrate. This is because when the thickness of the passivation layer is small, tunneling of carriers from the substrate becomes significant and the exchange of carriers between the states located at the dielectric/passivation-layer interface and the substrate can easily happen [18] (as shown and explained by Fig. S2. Among the four samples, the sample C (Y/(Y+Ta) = 27.6%) exhibits the lowest D<sub>it</sub>, least stretch-out and smallest hysteresis, which can result in least defect-related carrier scattering and thus highest carrier mobility, outweighing the slight reduction of k value relative to the sample D. Besides, the increased V<sub>fb</sub> for the sample D (1.16 V) is possibly related to the larger stretch-out in C-V curve caused by its larger D<sub>it</sub>.



**Figure 3** (a) Gate leakage current density vs. gate voltage  $(J_g-V_g)$  characteristics and (b) leakage current densities  $(J_g)$  at  $V_{fb}$ +1V for the samples A, B, C, and D.

Fig. 3a plots the gate leakage current density vs. voltage  $(J_g-V_g)$  curves of the four samples. The sample D with pure TaON as gate dielectric has the largest leakage current  $(1.85 \times 10^{-3} \text{ A/cm}^2 \text{ at } V_g = V_{fb} + 1 \text{ V})$ , which should be ascribed to the small band gap of TaON and a large amount of oxide traps in the dielectric film. The samples B and C exhibit much smaller Jg than the sample D, indicating that incorporation of Y can effectively increase the band gap and passivate the traps of TaON. Although the samples B and C have almost identical Jg-Vg characteristics, the leakage current of the sample C is slightly smaller (e.g.  $1.30 \times 10^{-5}$  A/cm<sup>2</sup> at V<sub>fb</sub> + 1 V) than that of the sample B  $(1.43 \times 10^{-5} \text{A/cm}^2 \text{ at } V_{fb} + 1 \text{ V})$ according to Fig. 3b, which should be attributed to the smaller D<sub>it</sub> of the former. Meanwhile, the sample A with pure YON as gate dielectric has larger leakage current  $(3.53 \times 10^{-5} \text{A/cm}^2 \text{ at } \text{V}_{\text{fb}} + 1 \text{ V})$  than the samples B and C. This should be due to the larger D<sub>it</sub> [19] of the sample A (as shown in Table 1) caused by the mismatch between the YON gate dielectric and LaTaON passivation layer due to lack of Ta in the former, which might induce more dangling bonds, thus leading to trap-assisted tunneling of carriers as shown in the inset of Fig. 3b: under a positive gate voltage, the conduction band of GaAs is bent towards the Fermi level at the GaAs surface, and thus electrons can tunnel from the substrate to the traps at the dielectric/LaTaON interface and then collected by the gate electrode (via the traps in the dielectric and at/near the dielectric/passivation interface), resulting in higher leakage current [20, 21].

The C-V curves of the samples measured at 1 MHz, 500 kHz, 100 kHz and 50 kHz are displayed in Fig. 4. Since the presence of interface traps causes the frequency dispersion in the transition region, while the formation of an inhomogeneous layer at the gate dielectric/substrate interface (which induces a capacitance in series with the oxide capacitor) is the reason for the dispersion in the accumulation region [22, 23], the large Cox increase and poor C-V behavior at low frequency for the samples A and D indicate poor interfacial property and Fermi-level pinning at their high-k/GaAs interface [24]. Small frequency dispersion is obtained for the samples B and C, with the smallest frequency dispersion for the sample C, which is consistent with its smallest D<sub>it</sub>, further confirming that its interface quality has been improved by incorporating Y in its gate dielectric.



**Figure 4** Frequency dispersion of C-V curves: (a) sample A, (b) sample B, (c) sample C, and (d) sample D.

AFM images showing the dielectric surface morphology of the four samples are presented in Fig. 5, with their roughnesses in root-mean-square (RMS) listed in Table 1. Compared with the sample D (TaON), with Y incorporation, the RMS values of the samples B and C are improved from 0.37 nm to 0.16 nm and 0.21nm, which is probably be ascribed to the different ionic radius of  $Y^{3+}$ (0.090 nm) with that of  $Ta^{5+}$  (0.064 nm) that improves the uniformity of the dielectric film by inducing mismatch between  $Y^{3+}$  ion and TaON (see detailed explanation in Fig. S3, supporting information) [25]. However, the increased RMS value of the sample A (0.23 nm) is possibly caused by the mismatch between YON and LaTaON passivation layer as mentioned and the slight hygroscopicity of  $Y_2O_3$ . Good correlation of surface roughness and electrical properties discussed is obtained: the rougher the film, the worse the interfacial quality and gate leakage properties are.



**Figure 5** Surface morphology of TaYON dielectric with different Y contents: (a) sample A, 100%, (b) sample B, 43.8%, (c) sample C, 27.6%, and (d) sample D, 0%.

Considering the electrical properties of the devices might be influenced by the interface states at the LaTaON/GaAs interface, XPS test at the GaAs surface is implemented (see details of Ga and As 3d XPS spectra in Figure S4 and Tables S3 and S4, supporting information) peaks of As and Ga 3d spectra of the four samples exhibit almost the same binding energies and contents, meaning that under the presence of the LaTaON passivation layer, the interface quality at the surface of the GaAs substrate is hardly affected by the gate dielectric. Therefore, the D<sub>it</sub> difference among the four samples might be caused by the interface states between the TaYON gate dielectric and LaTaON passivation layer.

3 Conclusions The effects of Y-doping in TaON gate dielectric on the performance of GaAs MOS capacitors with LaTaON passivation layer are investigated. With Y incorporation, the dielectric surface roughness is improved and the oxygen vacancies in TaON are effectively passivated. Moreover, the positively-charged oxygen vacancies in TaON can neutralize the effect of the negative oxide charges in Y<sub>2</sub>O<sub>3</sub>. Accordingly, gate leakage and D<sub>it</sub> are significantly improved by incorporating Y in TaON dielectric, outweighing the slight loss in k value. Smallest dielectric roughness, lowest interface-state density, smallest leakage current and acceptably high k value can be achieved by an appropriate doping of Y content in TaON with an atomic Y/(Y+Ta) ratio of 27.6%. This work demonstrates that Y doped TaON can be a promising gate dielectric to achieve high-performance GaAs MOS devices.

**Acknowledgements** This work was financially supported by University Development Fund (Nanotechnology Research Institute, 00600009) of the University of Hong Kong and the National Natural Science Foundation of China (Grant No. 61176100, 61274112).

## References

1 2

3

4

5

6

7 8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

29

30

31

32

33

34

35

36

37

38

39

40

41

42

43

44

45

46

47

48

49

50

51

52

53

54

55

56

57

- [1] C. P. Chen, Y. J. Lee, Y. C. Chang, Z. K. Yang, M. Hong, J. Kwo, H. Y. Lee, and Y. S. Lay, J. Appl. Phys.100, 104502 (2006).
- [2] Y. C. Chang, C. Merckling, J. Penaud, C. Y. Lu, W. E. Wang, J. Dekoster, M. Meuris, M. Caymax, M. Heyns, J. Kwo, and M. Hong, Appl. Phys. Lett. 97, 112901, (2010).
- [3] P. Kordos, R. Kudela, R. Stoklas, K. Cico, M. Mikulics, D. Gregusova, and J. Novak, Appl. Phys. Lett. 100, 142113 (2012).
- [4] S. Kundu, S. Roy, P. Banerji, S. Chakraborty, and T. Shripathi, J. Vac. Sci. Technol. B 29, 031203 (2011).
- [5] F. Ji, J. P. Xu, Y. Huang, L. Liu, and P. T. Lai, IEEE Trans. Electron Devices 61, 3608 (2014).
- [6] L. N. Liu, H. W. Choi, J. P. Xu, and P. T. Lai, Appl. Phys. Lett. 107, 213501 (2015).
- [7] G. D. Wilk, R. M. Wallace, and J. M. Anthony, J. Appl. Phys. 89, 5243 (2001).
- [8] D. Ma, S. Park, B. Seo, S. Choi, N. Lee, and J. Lee, J. Vac. Sci. Technol. B, 23, 80 (2005).
- [9] R. Ramprasad, J. Appl. Phys. 94, 5609 (2003).
- [10] H. Sawada and K. Kawakami, J. Appl. Phys. 86, 956 (1999).
- [11] S. Duenas, H. Castan, H. Garcia, J. Barbolla, K. Kukli, M. Ritala, and M. Leskela, Thin Solid Films, 474, 222 (2005).
- [12] H. Le Dreo, O.Banakh, H. Keppner, P. A. Steinmann, D. Briand, N. F. de Rooji, Thin Solid Films, 515, 953 (2006).
- [13] T. L. Duan, H. Y. Yu, L. Wu, Z. R. Wang, Y. L. Foo, and J. S. Pan, Appl. Phys. Lett. 99, 012902 (2011).
- [14] S. Guha and V. Narayanan, Phys. Rev. Lett. 98, 196101 (2007).
- [15] P. S. Bagus, F. Illas, G. Pacchioni, and F. Pamigiani, J. Electron. Spectrosc. Relat. Phenom. 100, 215 (1999).
- [16] M. K. Bera, Y. Liu, L. M. Kyaw, Y. J. Ngoo, S. P. Singh, and E. F. Chor, ECS J. Solid State Sci. Technol. 3, Q120 (2014).
- [17] L. M. Term, Solid-State Electron. 5, 285, 1962.
- [18] H. Castan, S. Duenas, H. Garcia, A. Gomez, L. Bailon, M. Toledano-Luque, A. del Prado, I. Martil, and G. Gonzalez-Diaz, J. Appl. Phys. 107, 114104 (2010).
- [19] S. Kundu, T. Shripathi, and P. Banerji, Solid State Commun. 151, 1881 (2011).
- [20] F. Gao, S. J. Lee, D.Z. Chi, S. Balakumar, and D. L. Kwong, Appl. Phys. Lett. 90, 252904 (2007).
- [21] M. Houssa, A. Stesmans, and M.M. Heyns, Semicond. Sci. Technol. 16, 427 (2001).
- [22] G. K. Dalapati, Y. Tong, W. Y. Loh, H. K. Mun, and Y. J. Cho, Appl. Phys. Lett. 90, 183510 (2007).
- [23] G. K. Dalapati, Y. Tong, W. Y. Loh, H. K. Mun, and Y. J. Cho, IEEE Trans. Electron Device, 54, 1831 (2007).
- [24] K. Marten, W. Wang, K. De Deersmaecker, G. Borghs, G. Groeseneken, and H. Maes, Microelectron. Eng. 84, 2146 (2007).
- [25] J. Yu and Y. Namba, Appl. Phys. Lett. 73, 3607 (1998).

5