# ΝΟΤΙCΕ

THIS DOCUMENT HAS BEEN REPRODUCED FROM MICROFICHE. ALTHOUGH IT IS RECOGNIZED THAT CERTAIN PORTIONS ARE ILLEGIBLE, IT IS BEING RELEASED IN THE INTEREST OF MAKING AVAILABLE AS MUCH INFORMATION AS POSSIBLE Power Transistor Switching Characterization

(U.S.) National Bureau of Standards Washington, DC

Prepared for

National Aeronautics and Space Administration Cleveland, OH

Apr 81

U.S. Department of Commerce National Technical Information Service



11

# NBSIR 81-2204

# Power Transistor Switching Characterization

D. L. Blackburn

٠.

Electron Devices Division Center for Electronics and Electrical Engineering National Engineering Laboratory U.S. Department of Commerce National Bureau of Standards Washington, DC 20234

April 1981

Prepared for

The Lewis Research Center National Aeronautics & Space Administration Under NASA Order No. C-32818-D

> NATIONAL TECHNICAL INFORMATION SERVICE U.S. DEPARTMENT OF COMMENCE SPRINGFIELD, VA. 22161

| NBS-114A (RZV. J-78)                                                                                                                    |                                      |                         |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------|--|--|
| U.S. DEPT. OF COMM.<br>BIBLIOGRAPHIC DATA<br>SHEET 1. PUBLICATION OR REPORT NO.<br>NBSIR 81-2204                                        | Banny St. Sacial St. Recipient's Acc | RATA Z                  |  |  |
| 4. TITLE AND SUBTITLZ                                                                                                                   | 5. Publication Dat                   | te                      |  |  |
| Power Transistor Switching Characterization                                                                                             |                                      | Sec. Sec.               |  |  |
|                                                                                                                                         | S. Mithamina Ora                     | Intesting Code . Martin |  |  |
|                                                                                                                                         | 8. Parterming Orac                   | n Report No             |  |  |
|                                                                                                                                         | s. Performing Orga                   | an. Report No.          |  |  |
| 9. PERFORMING ORGANIZATION NAME AND ADDRESS                                                                                             |                                      |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |
| NATIONAL BUREAU OF STANDARDS<br>DEPARTMENT OF COMMERCE                                                                                  | 11. Contract/Grant                   | 11. Contract/Grant No.  |  |  |
| WASHINGTON, DC 20234                                                                                                                    | NASA Orde:                           | r No.                   |  |  |
| 12. SPONSORING ORGANIZATION NAME AND COMPLETE ADCRESS (Street, City, Sta                                                                | te, ZIP) 13. Type of Report          | & Period Covered        |  |  |
| Lewis Research Center                                                                                                                   | Annual, J                            | uly 1, 1979             |  |  |
| National Aeronautics and Space Administration<br>Cleveland, Ohio                                                                        | to June 3                            | 1960                    |  |  |
|                                                                                                                                         |                                      |                         |  |  |
| 15. SUPPLEMENTARY NOTES                                                                                                                 |                                      |                         |  |  |
| Designed describes a second second SE 105 EIDS Software Summary is att                                                                  | school                               |                         |  |  |
| 16. ABSTRACT (A 200-word or less factual summary of most significant information. In                                                    | document includes a significant bib  | liography or            |  |  |
| literature survey, mention it here.)                                                                                                    | matigation of the gui                | tabing                  |  |  |
| characteristics of power transistors are discussed.                                                                                     | The devices studied                  | were housed             |  |  |
| in TO-3 cases and were of an $n^+-p-n^n^+$ vertical dop                                                                                 | pant structure. The e                | ffects of               |  |  |
| the magnitude of the reverse-base current and temper<br>breakdown characteristics are discussed. Brief disc                             | cussions of device deg               | bias second<br>radation |  |  |
| due to second breakdown and of a constant voltage to                                                                                    | urn-off circuit are in               | cluded. A               |  |  |
| description of a vacuum tube voltage clamp circuit                                                                                      | which reduces clamped                | collector               |  |  |
| voltage overshoot is given.                                                                                                             | x.                                   |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |
| in the second                                                                                                                           |                                      |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |
| 17. KEY WC RDS (six to twelve entries; alphabetical order; capitalize only the first letter of the first key word unless a proper name; |                                      |                         |  |  |
| <pre>separa ed by semicolons) Base current, reverse; degradation; reverse bias; second breakdown; switching;</pre>                      |                                      |                         |  |  |
| temperature; transistors, power.                                                                                                        |                                      |                         |  |  |
|                                                                                                                                         | 19. SECURITY CLASS                   | 21. NO. OF              |  |  |
|                                                                                                                                         | (THIS REPORT)                        | PRINTED PAGES           |  |  |
| For Official Distribution. Do Not Release to NTIS                                                                                       | UNCLASSIFIED                         | 29                      |  |  |
| Order From Sup. of Doc., U.S. Government Printing Office, Washington, DC 20402, SD Stock No. SN003-003-                                 | 20. SECURITY CLASS<br>(THIS PAGE)    | 22. Price               |  |  |
| Order From National Technical Information Service (NTIS), Springfield, UNCLASSIFIED                                                     |                                      |                         |  |  |
|                                                                                                                                         |                                      |                         |  |  |

# NDSIR 81-2204

# POWER TRANSISTOR SWITCHING CHARACTERIZATION

D. L. Blackburn

Electron Devices Division Center for Electronics and Electrical Engineering National Engineering Laboratory U.S. Department of Commerce National Bureau of Standards Washington, DC 20234

April 1981

Prepared for The Lewis Research Center National Aeronautics & Space Administration Under NASA Order No. C-32818-D



U.S. DEPARTMENT OF COMMERCE, Malcolm Baldrige, Secretary NATIONAL BUREAU OF STANDARDS, Ernest Ambler, Director

# Table of Contents

.

•

| Pag                                                                                                                                                                                                        | je |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|
| Abstract                                                                                                                                                                                                   | 1  |  |  |  |
| Introduction                                                                                                                                                                                               | 1  |  |  |  |
| Accomplishments                                                                                                                                                                                            | 2  |  |  |  |
| Acknowledgment                                                                                                                                                                                             | 14 |  |  |  |
| Dissemination of Results                                                                                                                                                                                   | 14 |  |  |  |
| References                                                                                                                                                                                                 | 14 |  |  |  |
| Appendix A - An Experimental Study of Reverse-Bias Second Breakdown .                                                                                                                                      | 16 |  |  |  |
| Appendix B - Use of Vacuum Tubes in Test Instrumentation for Measur-<br>ing Characteristics of Fast High-Voltage Semiconductor<br>Devices                                                                  |    |  |  |  |
| 1. Typical dopant profile as determined from spreading resistance<br>of a high-voltage $n^+-p-n^n^+$ power transistor                                                                                      |    |  |  |  |
| <ol> <li>The measured voltage at which RBSB occurred, V<sub>SB</sub>, for a collector current of 10 A for various values of reverse-bias current, I<sub>BR</sub>, for three devices, A, B, and C</li></ol> |    |  |  |  |
| 3. Collector voltage and current waveforms for a device which reaches<br>V <sub>CEX</sub> (SUS) prior to RBSB                                                                                              | 7  |  |  |  |
| 4. Reverse base current waveform for variable current                                                                                                                                                      | 8  |  |  |  |
| 5. Dopant profile for a device with a step-like transition between collector and substrate                                                                                                                 | 10 |  |  |  |
| 6. Collector voltage waveforms during RBSB                                                                                                                                                                 | 13 |  |  |  |

111

# Power Transistor Switching Characterization

David L. Blackburn Electron Devices Division National sureau of Standards Washington, DC 20234

#### ABSTRACT

The results of the first year of an experimental investigation of the switching characteristics of power transistors are discussed. The devices studied were housed in TO-3 cases and were of an  $n^+-p^$  $n^--n^+$  vertical dopant structure. The effects of the magnitude of the reverse base current and temperature on the reverse-bias second breakdown characteristics are discussed. Brief discussions of device degradation due to second breakdown and of a constant voltage turn-off circuit are included. A description of a vacuum tube voltage clamp circuit which reduces clamped collector voltage overshoot is given.

#### INTRODUCTION

This report covers activities during the first year of the National Bureau of Standards (NBS) Power Transistor Switching Characterization project being sponsored by The Lewis Research Center, National Aeronautics and Space Administration. The purpose of this work is to develop improved methods for characterizing the switching properties, particularly the reverse-bias safeoperating-area limits, of power transistors. Ideally, the methods would be circuit-independent.

The tasks to be undertaken the first year were:

- Task 1 Complete the study of the effect of base current magnitude on the switching characteristics of power transistors.
  - A. Study variable base current during turnoff.
  - B. Study the influence of device construction on the base current variation of second breakdown voltage.
- Task 2 Becin study of the influence of device temperature on switching characteristics.
  - A. Design and construct a heat sink with low electrical capacitance and select and purchase an electrical controller for the test apparatus.
  - B. Initiate study to determine the effect of case temperature on switching characteristics and reverse-bias second breakdown.

- Task 3 Initiate study of degradation mechanisms of secon.' breakdown.
  - A. Incorporate "controlled delay" into second breakdown protection circuitry.
  - B. Study the effect on device parameters of permitting device to to "stay" in second breakdown for varying lengths of time.
- Task 4 Develop constant-voltage base turn-off circuitry to aid in developing a circuit-independent method for establishing the reverse-bias safe-operating-area limits.

#### ACCOMPLISHMENTS

The power transistors investigated in this study have an  $n^+-p - n^- - n^+$  vertical dopant density profile and are housed in TO-3 packages. An example of the dopant profile as determined by spreading resistance [1,2] for an actual device is shown in figure 1. Transistors of this structure are used in applications that require the device to be switched on and off rapidly, to dissipate substantial energy, and to support high voltages.

Most of the measurements described have been made using the nondestructive reverse-bias safe-operating-area test system developed previously at NBS [?]. Some of the important characteristics of this system are listed in table 1. The most important feature is that all power can be removed from the transistor under test within 40 ns of the occurrence of reverse-bias second breakdown (RBSB). Because of this, the devices that have been tested in this work (TO-3 housed) have experienced RBSB many times (in most instances, over 100 times) with no measurable degradation of their electrical properties.\* Most such devices exhibited no change in either their open base, collector-emitter leakage current,  $I_{\rm CEO}$ , or their open emitter, collector-base leakage current,  $I_{\rm CEO}$ , after experiencing RBSB. In prior work, before the power removal circuit was optimized, some devices were degraded during RBSB testing. The degradation was first evident as an increase in leakage currents.

# Task 1

An extensive study of the effect of reverse base current,  $I_{BR}$ , on the switching characteristics and RBSB behavior of power transistors was performed. Measurements for both constant and variable  $I_{BR}$  were made. Examples of the KBSB behavior as a function of  $I_{BR}$  for three different devices are shown in figure 2. Each data point represents the measured voltage at which second breakdown occurred,  $V_{SB}$ , for a constant  $I_{BR}$ , with a

\*The TO-3 housed devices usually have a chip area of less than 0.4 cm<sup>2</sup>. Larger area devices (~3 cm<sup>2</sup>) housed in "stud-mounted" packages have degraded electrically after experiencing RBSB in the test circuit. As with the TO-3 encased devices, all power was removed within 40 ns of RBSB. The degradation may occur because as the device area is increased, the collector capacitance is also increased. When RBSB occurs, the energy internally discharged increases as the collector capacitance is increased. The protection circuit cannot reduce this discharge of internal energy. If larger area devices are to be studied, this problem must be investigated further.



Figure 1. Typical dopant profile as determined from spreading resistance of a high-voltage  $n^+-p^-n^--n^+$  power transistor.

Table 1.

| Parameter                           | Limits                |  |
|-------------------------------------|-----------------------|--|
| Device Type                         | npn                   |  |
| Collector Voltage (VCE)             | 0 to 1100 V (clamped) |  |
| Collector Current (I <sub>C</sub> ) | 0 to 30 A             |  |
| Forward Base Current (IBF)          | 10 mA to 15 A         |  |
| Reverse Base Current (IBR)          | 50 mA to 15 A         |  |
| Reverse Bose-Emitter Voltage (VBER) | 2 to 15 V (clamped)   |  |
| On Time (Ton)                       | 1 µs to 0.1 s         |  |
| Protection Time (Tp)                | <40 ns after RBSB     |  |



Figure 2. The measured voltage at which RBSB occurred,  $V_{\rm SB}$ , for a collector current of 10 A for various values of reverse-bias current,  $I_{\rm BR}$ , for three devices, A, B, and C.

maximum collector current,  $I_{C}$ , of 10 A. In Appendix A, it is shown that the variation of  $V_{SB}$  with  $I_{BR}$  depends upon the behavior during turnoff of the reverse-bias sustaining voltage,  $V_{CEX}(SUS)$ , and also that the variation can be qualitatively explained by the theory of avalanche injection [4]. The mechanism of avalanche injection is commonly thought to be the dominant initiating mechanism of RBSB [5,6].

However, the theory of current focusing to the center of the emitter fingers [5,6], in conjunction with the theory of avalanche injection, fails to accurrately predict the values of  $V_{\rm SB}$  for a given  $I_{\rm BR}$  and  $I_{\rm C}$  during sustaining operation. The theory of avalanche injection predicts that RRSB should occur whenever the electric field in the collector is large enough for significant carrier multiplication to occur and:

$$j_{e}(0) \ge q \cdot v_{f} \cdot N_{C}, \qquad (1)$$

where:

| $j_e(0)$ | = | peak emitter current density (A/cm <sup>2</sup> ),   |
|----------|---|------------------------------------------------------|
| P        | = | electronic charge $(1.6 \times 10^{-19} \text{ C}),$ |
| Vg       | = | scattering limited drift velocity (~107 cm/s), and   |
| NC       | = | collector doping density (cm <sup>-3</sup> ).        |

The value of  $j_e(0)$  can be computed from the theory of current focusing for any values of  $I_C$  and  $I_{BR}$  for a particular device. According to this theory, the value of  $j_e(x)$ , the emitter current density at any point x along the emitter width, is given by [5,6]:

$$j_{e}(x) = j_{e}(0) \operatorname{sech}^{2}(x/L_{p})$$
, (2)

where:

x = position along emitter width (cm) and
j<sub>e</sub>(x) = emitter current density at any point x along the width of the
finger (A/cm<sup>2</sup>).

The expression for LB is:

$$L_{B} = \left[\frac{2 \cdot V_{c} \cdot G}{R_{SB} \cdot j_{e} \cdot (0)}\right]^{1/2} , \qquad (3)$$

where:

The total emitter current is given by:

$$I_{E} = j_{e}(0) Z \cdot L_{B} \cdot \tanh(L_{E}/L_{B}), \qquad (4)$$

where:

IE = emitter current (A),

Z = total device emitter perimeter (cm), and

LE = half of the emitter width (cm).

The value of  $j_e(0)$  can be found by solving eqs (3) and (4) simultaneously.

The collector voltage and current waveforms for a device whose voltage reaches  $V_{CEX}(SUS)$  prior to  $V_{SB}$  are shown in figure 3. Second breakdown occurs at  $I_C \cong 1.5$  A and  $V_{CE} \cong 650$  V. The value of  $I_{BR}$  was 0.10 A. In table 2 are listed the values of the various parameters required to compute  $j_e(0)$  for this device as well as how those parameters were determined. Also listed is the value of  $N_{C}$ , which is required to compute the right side of eq (1). For sustaining operation, the equality sign in eq (1) holds. The value of  $j_e(0)$  computed is 13 A/cm<sup>2</sup>, whereas the value of the right side of eq (1) is 128 A/cm<sup>2</sup>. Thus, the requirement as stated by eq (1) that  $j_e(0)$  be at least as large as the product of  $q \cdot v_{1} \cdot N_{C}$  for RBSB to occur is not satisfied. This failure in agreement has been found to be the case for nearly all devices during sustaining operation.

For the devices studied, the qualitative RBSB behavior as a function of  $1_{SR}$ , case temperature (discussed later), and energy dissipation (discussed in Appendix A) is in agreement with the theory of avalanche injection. It is thought at this time that the failure of eq (1) to accurately predict the RBSB behavior during sustaining is a result of a failure of the theory of current focusing to accurately predict the peak current density. It is speculated that either a mechanism similar to thermal instability [7] or the inability of the transistor to turn off uniformly spatially due to its emitter or base structure may cause the current density to be greater than predicted by the theory of current focusing. These ideas are being actively investigated at this time.

Measurements were also made for a variable reverse base current in order to simulate circuit operating conditions for which IBR cannot be held constant. The reverse base current waveform for these measurements is shown in figure 4. If the second step is applied at any time during the traditional current storage time (and often any time before the collector voltage has reached 100 V or so),  $V_{SB}$  depends only upon the magnitude of  $I_{BR}$  at the end of the turnoff  $(I_{BR2})$  and not at all upon the magnitude of the initial  $I_{BR}$ (I<sub>BR1</sub>). Some examples of the effect of such a variable  $I_{BR}$  on  $V_{SB}$  are shown in table 3. The first column lists the constant values of IBR used and the second column, the values of  $V_{SB}$  for these  $I_{BR}$ . The third and fourth co. mns list the values of  $V_{\rm SB}$  for which the initial value of  $I_{\rm BR}$  was set equal to 1 and 5 A, respectively, but the second step was adjusted so that the final IBR value was the same as listed in column 1. The second step was arbitrarily applied when the collector voltage reached about 10 V. In each instance, the value of  $V_{SB}$  depends only upon the final value of  $I_{BB}$ . These results are consistent with the theory of avalanche injection in that it is assumed that the instantaneous value of  $I_{BR}$  determines the magnitude of  $j_e(0)$  which determines the magnitude of  $V_{SB}$ .



time (2 µs/div)

Figure 3. Collector voltage and current waveforms for a device which reaches  $V_{\text{CEX}}(SUS)$  prior to RBSB. The occurrence of RBSB is noted on the voltage waveform.

Table 2.

| Parameter                  | Value                                 | Methor                   |  |
|----------------------------|---------------------------------------|--------------------------|--|
| Base Sheet Resiscance, RBS | 798 Ω                                 | Spreading Resistance     |  |
| Emitter Perimeter, Z       | 14.1 cm                               | Metallurgical Microscope |  |
| Emitter Half Width, LE     | 0.014 cm                              | Metallurgical Microscope |  |
| Collector Current, Ic      | 1.5 A                                 | Oscilloscope             |  |
| Base Current, Ipp          | 0.1 A                                 | Controlled by Circuit    |  |
| Collector Doping, No       | 8 × 10 <sup>13</sup> cm <sup>-3</sup> | Spreading Resistance     |  |



Figure 4. Reverse base current waveform for variable current.

| Та | b | 1 | e | 3 | • |
|----|---|---|---|---|---|
|    |   |   |   |   |   |

|                      |                                        | V <sub>SB</sub> (V)    |                        |
|----------------------|----------------------------------------|------------------------|------------------------|
| I <sub>BR2</sub> (A) | (I <sub>BR1</sub> = I <sub>BR2</sub> ) | E <sub>BR1</sub> ≔ 1 A | I <sub>BR1</sub> = 5 A |
| 0.05                 | 490                                    | 490                    | 490                    |
| 0.1                  | 480                                    | 480                    | 480                    |
| 0.2                  | 460                                    | 460                    | 460                    |
| 0.5                  | 450                                    | 450                    | 450                    |
| 1.0                  | 450                                    | 450                    | 430                    |
| 2.0                  | 430                                    |                        | 410                    |
| 5.0                  | 300                                    |                        | 300                    |
| 10.0                 | >900                                   |                        |                        |

No correlation has been observed between the RBSB behavior as a function of  $I_{BR}$  and the construction of the transistors studied. As noted in Appendix A, devices of identical construction (same part number, manufacturer, and date code) have exhibited a variety of different behaviors as a function of  $I_{BR}$ . The major difference in construction between the devices studied is in the dopant profile at the transition region between the collector and substrate. For some devices, the transition is smooth; in others, it is step-like. An example of the step-like collector profile as determined by spreading resistance measurements is shown in figure 5. This is in contrast to the smooth transition of  $I_{BR}$  has been observed which can be attributed to this difference. Different collector doping profiles and small differences in the base width or base doping density may have an effect on the value of  $V_{SB}$  for a given  $I_{BR}$ , but no significant differences have been observed in how  $V_{SB}$  varies as  $I_{BR}$  is varied as these parameters are changed.

At this time, it is difficult to study the effects of device construction on RBSE behavior. It has been demonstrated that apparently identical devices display a variety of different behaviors. It appears that obvious differences in construction may not be as important as the more subtle, as yet unknown, differences. An understanding of these differences apparently must await a more in-depth understanding of RBSE itself.

The conclusions drawn from this phase of the study are:

- (1) The RESB behavior of a transition in sustaining operation as a function of  $I_{BR}$  depends upon the variation of  $V_{CEX}(SUS)$  as the device is turning off. The voltage at which RBSB may occur either increases or decreases as  $I_{BR}$  is increased, depending upon how  $V_{CEX}(SUS)$  behaves.
- (2) The theory of avalanche injection qualitatively explains the  $V_{\rm SB}$  behavior with varying  $I_{\rm BR}$ .
- (3) The theory of current focusing in conjunction with the theory of avalanche injection does not accurately describe the RBSB behavior during sustaining. Because avalanche injection describes qualitatively the behavior as a function of  $I_{BR}$  as well as a function of temperature and energy, it is concluded that the theory of current focusing may be in error.
- (4) It is the magnitude of  $I_{BR}$  at the end of turnoff that is important for determining the value of  $V_{SB}$  and not the value early in the turnoff.
- (5) Although device construction may influence the relative magnitude of  $V_{SB}$  for various  $I_{BR}$ , the variability of behavior for seemingly identical devices makes it difficult at this time to attribute to differences in construction any variation in the functional dependence of  $V_{SB}$  on  $I_{BR}$ .



Figure 5. Dopant profile for a device with a step-like transition between collector and substrate.

## Task 2

The influence of the temperature of the transistor on its RBSB behavior can studied. The results of this study are discussed in Appendix A. It was found that as temperature increases, the voltage at which RBSB occurs also increases. These results are in agreement with the avalanche injection theory of RBSB; i.e., the value of  $V_{\rm SB}$  increases as T is increased.

In order to make these measurements, a temperature-controlled heat sink was designed and built. The heat sink is an adaptation of the commercial test fixture used in previous studies. The temperature is sensed with a Type K thermocouple inserted in the heat sink directly beneath the transistor being tested and insulated from the device by a thin layer of Thermal Film 1 (Thermaloy Corp.).\* The heat sink is heated by four strands of coiled nichrome resistance wire inserted in four holes drilled through the heat sink. Cooling is achieved with forced air. Both the power supplied to the heating resistor and the volume of forced air are under the control of a temperature controller. The temperature range of the heat sink is 25°C to 100°C. The heat sink has very low thermal capacitance and therefore has short heating and cooling response times. More importantly, it features low electrical capacitance and thus the switching times of the transistor under test are not adversely affected.

# Task 3

A study of the degradation of transistors due to RBSB was begun. To do this, the ability to introduce a controlled delay into the RBSB protection circuit has been implemented. The delay can be varied between 10 ns and 1  $\mu$ s in 70ns increments. Thus, transistors can be "taken into" RBSB and be allowed to remain in the low-voltage (<200 V) high-current density state associated with RBSB for up to 1  $\mu$ s. Because of the length of time they can remain in this state, the electrical properties of the devices can be degraded.

The device parameters that seem to be most sensitive to numerous or extended RBSB excursions are the leakage currents, either  $I_{CEO}$  or  $I_{CBO}$ . It was found that for the lowest values of  $I_{BR}$  (0.05 A in this work), some devices may "stay in" RBSB for the entire 1-µs limit and experience no apparent degradation. This occurs when the device reaches its reverse-bias sustaining voltage,  $V_{CEX}(SUS)$ , prior to RBSB and the collector current subsequently decays to a small value ("1 A) before RBSB occurs. For larger values of collector current, device degradation usually begins after only a few (cnly one for large currents) extended excursions into RBSB.

The collector voltage has been observed to experience two distinct "collapses" after the onset of RBSB. The first collapse occurs within the first 10 ns after RBSB is initiated. In the devices studied, the voltage collapses to about 200 V. The voltage then decays to a value near 0 V (20 V) in

<sup>\*</sup>Certain commercial equipment, instruments, or materials may be identified in order to adequately specify or describe the subject matter of this report. In no case does such identification imply recommendation or endorsement by the National Bureau of Standards, nor does it imply that the material or equipment identified is necessarily the best available for the purpose.

mout another 30 to 40 ns. These events can be observed because the firing of the protection circuit, which is normally activated some time during the initial collapse, can be delayed as discussed above. The reason for the two periods of collapse is not known. Oscillographs of these events for two different temperatures, 25° and 100°C, are shown in figure 6. The initial collapse is slower at the higher temperature, but the second collapse is faster at the higher temperature. The reasons for this behavior is also unknown.

# Tas: 4

A constant reverse base voltage circuit was developed which permits the device being tested to be turned off with a constant voltage of 0.05 V to 5 V through a resistance of 0.1  $\Omega$  to 50  $\Omega$ . The power supply of the constant reverse base current circuitry was altered to supply a constant vo'tage. This modification will be used in the study to compare the effects of the constant current and constant voltage turn-off conditions on transistor turn-off and second breakdown.

# Other Accomplishments

A new collector voltage clamp circuit has been developed, which, when added to the measurement system, reduces or eliminates the voltage overshoot for extremely fast-rising collector voltage waveforms.

When a transistor which has an inductive load at its collector terminal begins to turn off, the voltage at the collector rises as the inductor attempts to maintain a constant current. For high-voltage, fast-switching transistors, the voltage can rise rapidly, perhaps as much as 500 V in 100 ns. In most applications for these devices, the maximum voltage rise is limited by a voltage clamping circuit connected to the collector. Usually, the voltage clamp consists of a solid-state diode in series with a voltage source (clamp voltage) arranged in such a manner that the bias on the diode is equal to the difference between the collector voltage and clamp voltage. When the collector voltage is lower than the clamp voltage, the diode is reverse biased. When the collector voltage rises slightly above the clamp voltage, the device is forward biased, the current is shunted from the transistor, and the collector voltage is held constant at the clamp voltage minus the voltage drop across the diode.

The diode in the clamp circuit cannot instantaneously go from a reverse-bias condition to a forward-bias condition. Even the fastest solid-state diodes must have time for the depletion region to collapse, which delays the forward biasing of the diode. This results in an overshoot of the collector voltage above the clamp voltage for a short period of time (~50 ns) for fast-rising collector voltages. The overshoot has been observed to be over 100 V for some very fast bipolar transistors tested on the nondestructive NBS test circuit. Because of the overshoot, the devices appear to experience second breakdown at lower clamp voltages than they would if no overshoot occurred. There is no overshoot for slower rising voltages.

To reduce the overshoot on the NBS circuit, a vacuum tube diode clamp circuit has been constructed which can replace the solid-state diode. The vacuum

Fully lives on contrast symmetry black and these is a consistent through the symmetry and the condition of the contrast stress of a construction (GeRA), the tracket care of here is a contrast a second of the terms boundaries and the terminality contrast of states.



time (10 ns/div)

# a. Case temperature = 25°C.



time (10 ns/div)

b. Case temperature = 100°C.

Figure 6. Collector voltage waveforms during RBSB. The time base has been delayed to eliminate most of the portion of the waveform prior to RBSB.

tube has no reverse recovery time and thus has a shorter delay time in assuming its conducting state than does the solid-state diode. The result has been to eliminate overshoot in some instances and to substantially reduce it in others.

Two disadvantages of the vacuum tube clamp are that the vacuum tube can have a substantial voltage drop, about 45 V for 10 A of current, and that it introduces an increased parasitic capacitance at the collector of the device being tested. The first disadvantage is overcome by merely accounting for the extra voltage when recording the clamp voltage. The second does present a problem in that the collector current can droop substantially during the early stages of the collector voltage rise as the extra clamp capacitance is charged. Measurements have indicated that this may have an effect on the second-breakdown characteristics of the device being tested. The vacuum tube clamp is only used when voltage overshoots are a problem, and at other times the solid-state diode clamp is used. The effect of the current droop on the second-breakdown characteristics is being investigated. A paper describing the new clamp circuit as well as some of the other "vacuum tube" features of the circuit is included as Appendix B.

#### Acknowledgment

The spreading resistance measurements were made by Dr. James R. Ehrstein.

# Dissemination of Results

- <u>Published</u> An Experimental Study of Reverse-Bias Second Breakdown, D. L. Blackburn and D. W. Berning, Technical Digest, 1980 International Electron Devices Meeting, Washington, D.C. (December 1980).
- Associated talk An Experimental Study of Reverse-Bias Second Breakdown, D. L. Blackburn and D. W. Berning, 1980 International Electron Devices Meeting.
- Submitted for publication Use of Vacuum Tubes in Test Instrumentation for Measuring Characteristics of Fast High-Voltage Semiconductor Devices, D. W. Berning, submitted to IEEE Trans. on Measurement and Instrumentation.
- Tour Tour of laboratory conducted in December 1979 for attendees of 1979 International Electron Devices Meeting (~80 participants).

#### References

- 1. Ehrstein, J. R., Ed., Semiconductor Measurement Technology: Spreading Resistance Symposium, NBS Special Publication 400-10 (December 1974).
- Dickey, D. H., and Ehrstein, J. R., Semiconductor Measurement Technology: Spreading Resistance Analysis for Silicon Layers with Nonuniform Resistivity, NBS Special Publication 400-48 (May 1979).

14

- Berning, D. W., Semiconductor Measurement Technology: A Reverse-Bias Safe Operating Area Transistor Tester, NBS Special Publication 400-54 (March 1979).
- Hower, P. L., and Reddi, V. G. K., Avalanche Injection and Second Breakdown in Transistors, *IEEE Trans. Electron Devices* <u>ED-17</u>, 320-335 (April 1970).
- Krishna, S., and Hower, P. L., Second Breakdown of Transistors During Inductive Turn-Off, Proc. IEEE 61, 393-394 (March 1973).
- Beatty: B. A., Krishna, S., and Adler, M. A., Second Breakdown in Power Transistors Due to Avalanche Injection, IEEE Trans. Electron Devices <u>ED-</u> 23, 851-857 (August 1976).
- Hower, P. L., Blackburn, D. L., Oettinger, F. F., and Rubin, S., Stable Hot Spots and Second Breakdown in Power Transistors, PESC '76 Record, Proc. 1976 Power Electronics Specialists Conf., pp. 234-246, June 1976.

# Reprinted from INTERNATIONAL ELECTRON DEVICES MEETING, December 1980

## APPENDIX A

#### AN EXPERIMENTAL STUDY OF REVERSE-BIAS SECOND BREAKDOWN\*

D. L. Blackburn and D. W. Berning

#### Electron Devices Division National Bureau of Standards Washington, DC 20234

#### ABSTRACT

Experimental results showing the influence of reverse-base current, case temperature, collector inductance, and peak collector current on the reverse-bias second breakdown (RBSB) behavior of high-voltage n<sup>+</sup>-p-n<sup>-</sup>-n<sup>+</sup> power transistors are presented. The results are in qualitative agreement with the theory that avalanche injection initiates RBSB. The inductance and peak collector current results are in conflict with the theory that RBSB is initiated at a critical temperature. It is concluded that for these devices for the condition studied, RBSB is not initiated at a critical temperature. It is shown that the theory of current focusing, in conjunction with the theory of avalanche injection, does not accurately predict the RBSR conditions during device sustaining. It is proposed that other mechanisms in addition to current focusing contribute to the nonuniformity of current during transistor turnoff.

#### INTRODUCTION

The reverse-bias (turn-off) characteristics of high voltage, fast switching power transistors have become more important as these devices are used in increasing numbers as high speed switches in power conditioning applications. Research to improve the device and circuit operating characteristics [1-3] and to better model and understand their operation [4,5] is continuing. Perhaps the most severe impediment to this research is the continued lack of documented experimental results on which to base device design changes and with which to compare and improve the prediction of models. The scarcity of experimental data results primarily because of the difficulty in obtaining repeatable, accurate measurements in the presence of the large voltage and current transients that occur during transistor turnoff and because of the destructive nature of reverse-bias second breakdown (RBSB). The phenomenon of RBSB determines the reverse-bias limits of safe operation, but the physical mechanisms of RBSB are only partially understood.

The purpose of this paper is to present experimental results of the RBSB behavior of high voltage, fast switching power transistors obtained using the nondestructive reverse-bias safe operating area test circuit developed at the National Bureau of Standards (NBS) [6]. Earlier results have previously been reported [7,8]. This paper reports results of measurements of the RBSB behavior of  $n^+-p-n^--n^+$  power transistors as a function of the reverse-base current, case temperature, collector load inductance, and peak collector current. It is anticipated that the new results will be valuable to device and circuit designers and modelers for testing and improving their designs and models. In addition to helping to develop a better understanding of the switching and RBSE characteristics of power transistors, the objective of the NBS work is to develop a basis for the improved characterization of these devices.

#### THEORETICAL BACKGROUND

It is generally believed that the mechanism of avalanche injection is the dominant initiating mechanism of RBSB in  $n^+-p-n^--n^+$  high-voltage power transistors [4, 10]. This theory assumes that the collector current density becomes large enough locally that the charge density in some region of the collector is comprised primarily of the free, current-carrying charges. The net effect of this is that the peak electric field in the collector occurs at the collector-substrate  $(n^--n^+)$  interface rather than at the base-collector  $(p-n^{-})$ junction. If the field is peaked at the collectorsubstrate interface and is simultaneously large enough for significant carrier multiplication by impact ionization to occur, avalanche injection will be initiated [9]. This forces the device to operate in a negative resistance region (current density increases as voltage decreases' which is inherently unstable [11]. The instability manifests itself as RBSB. The electric field peaks at the collector-substrate interface whenever

where

 $j_c$  = collector current density (A/cm<sup>2</sup>), q = electronic charge (1.6 x 10<sup>-19</sup> c), v<sub>1</sub> = scattering-limited drift velocity ( $\sqrt{10^7}$  cm/s), and

 $j_c \geq q \cdot v_1 \cdot N_c$ 

(1)

 $N_C$  = collector dopant density (cm<sup>-3</sup>).

The large current density required for avalanche injection to occur is thought to be achieved as a

<sup>\*</sup>This work was done as part of the Semiconductor Technology Program at the National Bureau of Standards and was supported by Lewis Research Center, National Aeronautics & Space Administration, Cleveland, Ohio under NASA Order No. C-32818-D.

result of focusing of the emitter current to the centers of the emitter fingers [4, 10]. When the transistor is turned off from a saturated operating condition, the charges that have been stored in the base and collector regions are extracted via the base terminal. Because the active base beneath the emitter acts as a resistive component from and through which most of the stored charge is extracted, a voltage gradient is created along the width of the base-emitter junction. The gradient is such that the center of the emitter is more strongly forward biased than the edges and thus injects a larger current density. Expressions which have been developed for calculating the current density as a function of position along the emitter width [4, 10] predict that the current density at the center of the finger, j.(0), increases as emitter current, IE, or reverse base current, IRR, is increased.

#### EXPERIMENTAL RESULTS

All of the results to be discussed were generated for the transistor being turned off with an inductive load at its collector terminal. Unless otherwise noted, the magnitude of the reverse-base current,  $I_{BR}$ , was held constant during turnoff. The test circuit and conditions were the same as have been described previously [6-8].

Measurements were typically made for both clamped and unclamped conditions. The clamped condition is one for which a circuit external to the device does not allow the collector voltage to rise above a specified value, and the unclamped condition is one for which the voltage is allowed to rise with no clamping external to the transistor. Because the only significant difference observed in the RBSB behavior between clamped and unclamped conditions is in the magnitude of the collector voltage at which RBSB occurs,  $V_{SB}$ , and not in the functional dependence of this voltage on other parameters, only unclamped results are presented.

The occurrence of RBSB manifests itself as a sudden collapse of the collector voltage of the transistor from the maximum voltage achieved to about 200 V. The collapse occurs in less than 10 ns, and in this work the voltage is reduced to zero within an additional 40 ns by the protection circuit [6]. Because of these short transition times, RBSB is observed on most of the oscilloscope traces presented in this work as an abrupt halt of the collector voltage waveform with an apparent discontinuous transition to zero voltage.

The results presented in this paper represent a sampling of results of numerous measurements on numerous devices. Each of the oscilloscope tracings presentsd shows the results of several measurements made on a single device. Typically, between 10 and 100 similar measurements have been performed on each of these devices. The repeatability of these measurements is within the resolution of the oscilloscope presentation. The large number of RBSB measurements is made possible by the protection circuit that is used [6]. For the device types discussed in this paper, hundreds of RBSB measurements can be made on a single device with no apparent degradation of the device's electrical parameters.

#### Temperature

The temperature of the transistor may have a strong influence on its RBSB behavior. The collector cur. rent and voltage waveforms for a device for the case temperature T<sub>C</sub> equal to 25°, 50°, 75°, and 100°C are shown in fig. e 1. It has been observed that in almost every instance, for all operating conditions, as T<sub>C</sub> is increased, the voltage at which RBSB occurs, VSB, is increased. This behavior is consistent with the avalanche injection theory of RBSB. Because the ionization coefficients for electron and holes decrease as the temperature is increased, the critical electric field required for significant impact ionization to occur is increased. This requires that the collector voltage at which the critical field is reached is also increased, i.e., VSB is increased.

#### Reverse Base Current - IBR

The magnitude of IBR has a strong but varied effect on the RBSB behavior of high-voltage transistors. The measured VSE is shown as a function of IBR for three devices in figure 2. The variation of  $V_{SB}$  with  $I_{BR}$  can be partially explained with the aid of collector voltage and current waveforms for these same devices, which are shown in figure 3. For some values of IBR, the collector voltage reaches the reverse-bias sustaining voltage,  $V_{\rm CEX(SUS)}$ , prior to  $V_{\rm SB}$ . The sustaining condition is evident in figure 3 as the voltage reaching a plateau and the current decaying at a relatively slow rate and approximately linearly with time. Because of the time scales of figure 3, it is not obvious for devices A and B at  $I_{BR} = 0.2$  A and device C at  $I_{BR} = 1$  A that the voltage reaches VCEX(SUS). By expanding the time scale for these waveforms, as done for figure 4 for device C, it can be seen that the devices do reach the sustaining condition for a brief time prior to RBSB.

Sustaining Conditions - If the device voltage reaches  $V_{CEX(SUS)}$  prior to RBSB, as  $I_{BR}$  is increased,  $V_{SB}$  may either increase or decrease. For devices such as device A which remain in the sustaining condition for only a short time prior to RBSB and for which  $V_{CEX(SUS)}$  is constant in time (does not change as  $I_C$  decays),  $V_{SB}$  will usually increase as  $I_{BR}$  is increased for sustaining conditions. Box Most often, though,  $V_{\rm CEX(SUS)}$  is not constant with time, but tends to increase as  $I_{\rm C}$  decays during the sustaining condition. Devices of this type tend to remain in the sustaining condition for a rather long time prior to RBSB for the lowest values of IBR. For these devi ", examples of which are devices B and C, , X BR is increased for sustaining operation, VSB usually decreases. The V<sub>SB</sub> of device C experiences both types of behavior, first decreasing and then increasing as IBR is increased. The reasons for the differences in the sustaining behavior of these devices are not known. Devices A and B are identical devices made by the same manufacturer with the same



Figure 1. The collector voltage waveform for a device for three values of reverse-base current and the case temperature at 25°, 50°, 75°, and 100°C. For each  $I_{BR}$ , increasing T is from left to right. RBSB occurs at the peak of each voltage waveform for which the waveform abruptly halts.



Figure 2. The measured voltage at which RBSB occurred,  $V_{SB}$ , for a collector current of 10 A for various values of reverse-base current,  $I_{BR}$ , for three devices, A, B, and C.



Figure 3. The collector voltage and current waveform for the same devices as in figure 2. RBS3 occurs when the voltage waveform appears to halt and discontinuously goes to zero.



Figure 4. The collector voltage waveform at an expanded time scale for device C,  $I_{BR} = 1 A$ . The voltage collapses to about 200 V after RBSB. The voltage waveform after RBSB is determined both by the device and the protection circuit.



Figure 5. The collector voltage and current waveform for  $I_{CN}$  = 10 A,  $I_{BR}$  = 0.1 A, and L = 0.5 mH and 1.0 mH.

date code. Device C is of similar construction to A and B, but was made by a different manufacturer. For sustaining conditions, the variation in  $V_{\rm SB}$  with  $I_{\rm RB}$  is not a predictable function.

By using the expression developed for calculating  $j_e(0)$  [4,10], it is possible to test the quantitative predictions of the theories of current forcusing and avalanche injection for sustaining conditions. For small  $I_{BR}$  compared to  $I_C$  ( $I_E \cong I_C$ ) and for sustaining conditions, eq (1), the criteria for RBSB to occur, becomes

$$\mathbf{j}_{\mathbf{e}}(0) = \mathbf{q} \cdot \mathbf{V}_{1} \cdot \mathbf{N}_{\mathbf{C}} \tag{2}$$

The device physical parameters required for computing j\_(0) can be determined from spreading resistance measurements and emitter dimension measurements. Typically, for the smallest values of I and for sustaining operation, it has been found that the computed values of je(0) for the observed second-breakdown conditions, such as shown in figure 3, are less than 10 percent of those necessary to satisfy eq (2). Also, for the drivices and conditions studied, the theory of current focusing predicts that during sustaining, as Ic is decreasing, je(0) is also decreasing.\* Thus, the theories of current focusing and avalanche injection predict that if the device does not experience RBSB before sustaining begins, RBSB will not occur and the device will safely turn off. The results in figure 3 show this not to be the case. One reason for these discrepancies may be that other mechanisms in addition to current focusing can cause the current to constrict to a locally high density. More will be said about this later. Also, because the device may be dissipating a significant amount of energy during the sustaining condition, the possibility was investigated that a thermal mechanism rather than avalanche injection might initiate RBSB. These measurements will also be discussed later.

<u>Nonsustaining Conditions</u> - For values of  $I_{BR}$  such that the voltage of the device does not reach  $V_{CEX(SUS)}$ , the behavior of  $V_{SB}$  with varying  $\tilde{I}_{BR}$  is as predicted by the theory of current focusing and avalanche injection. That is, as  $I_{BR}$  is increased, for a given em ster current,  $j_e(0)$  should increase. This causes RBCB to occur at a decreased voltage. Eventually, though, as the magnitude of  $I_{BR}$  approaches that of the maximum collector current,  $I_{CM}$ , the magnitude of the maximum emitter current,  $I_{EM}$ , approaches zero because:

$$I_{EM} = I_{CM} - I_{BR}$$
. (3)

As  $I_{EM} \rightarrow 0$ ,  $j_e(0) \rightarrow 0$ . Because the emitter effectively is turned off and there is no current focusing, the breakdown voltage increases and can approach  $V_{CBO}$ , the open emitter, collector-base breakdown voltage. This occurs for  $I_{BR} = 10$  A for all three devices of figures 2 and 3.

#### Energy Dissipation

There is ample evidence that for devices of different structures and for different operating conditions than those studied here, RBSB may be initiated by a thermal mechanism [12]. When this mechanism dominates, RBSB should be initiated when the device locally reaches a critical junction temperature. Because the energy dissipcted may be significant, measurements have been made to determine if a thermal mechanism is responsible for the RBSB behavior for high-voltage devices during the sustaining condition.

<u>Inductance</u> - If RBSB is initiated at a critical junction temperature, if only the collector load inductance L is varied, the total energy dissipated by the transistor prior to RBSB should not change. This energy is given by:

Energy = 
$$\int_{t_0}^{t_{gb}} I_{c(t)} V(t) dt = \int_{I_{cM}}^{I_{gb}} I_{c(t)} dI$$
 (4)

where  $t_0$  is the time that turnoff begins and tab is the time RBSB occurs. The collector voltage and current waveform for L = 0.5 and 1.0 mH are shown in figure 5. From these waveforms, the calculated energy dissipated prior to RBSB is about twice as great for L = 1.0 mH as for L = 0.5 mH. This indicates that the temperature at which RBSB occurs is significantly greater at L = 1.0 mH than at L = 0.5 mH. Although this is not in agreement with the concept of RBSB being initiated at a critical temperature, the results are in qualititative agreement with the prediction of the theory of avalanche injection. That is, L should have almost no effect on the magnitude of VSB. The slight increase in VSB for L = 1 mH in figure 5 is probably due to the higher temperature at which RRSB occurred.

<u>Peak Current</u> - Another test of the critical temperature theory is the RBSB behavior as  $I_{CM}$  is varied, with all other parmeters held constant. The energy dissipated prior to RBSB for different  $I_{CM}$  should be about the same if RBSB occurs at a critical temperature. The collector current and voltage waveforms for several values of  $I_{CM}$  are shown in figure 6. As  $I_{CM}$  is increased, the energy dissipated prior to RBST also increases until  $I_{CM}$  = 15 A for which the device no longer reaches the sustaining condition, but experiences RBSB first. Neither the varying energy dissipation with  $I_{CM}$  nor the sudden change in tehavior at 15 A can be explained by the critical temperature theory of RBSB.

The results of figure 6 can be explained by the theory of avalanche injection if it is assumed that some other mechanism in <u>addition to current focus-ing</u> contributes to the generation of a high-current density. The discontinuity in behavior can occur as  $I_{CH}$  is increased to  $\sim 15$  A if the value of  $j_e(0)$  at the instant the device reaches the sus-

<sup>\*</sup>A correction for variation in the effective base sheet resistance due to changing injection levels was made in performing these calculations.





Figure 6. The collector current and voltage waveform for various values of  $I_{CM}$  and  $I_{BR} = 0.1$  A, all other parameters held constant. When  $I_{CM} = 15$  A, the device no longer sustains prior to RBSB.

taining condition satisfies eq (1) with the equality sign. If ICM is increased further, the inequality in eq (1) is satisfied and RBSB occurs prior to sustaining. Below  $I_{CM} = 15$  A, when the device reaches the sustaining condition  $j_e(0)$ does not satisfy eq (1). As the sustaining condition continues, other mechanisms in addition to current focusing may cause the current to begin to localize within the transistor. Perhaps a phenomenon similar to the thermal instability [13] that is known to occur for forward-bias operation causes the current to begin to localize, or perhaps some regions of the transistor do not "turn off" as readily as others because of their location with respect to the base or emitter leads or because of the device geometry. If such mechanisms do occur, then the effective active area of the transistor may begin to lecrease and the current density increase even though the total emitter current 's decreasing during sustaining. This can cause  $j_{g}$  0) to increase and eventually become large enuit to satisfy eq (1).

#### CONCLUSIONS

Measurements showing the influence of reverse-base current, case temperature, collector inductance, and peak collector current on the reverse-bias second-breakdown (RBSB) behavior of n+p-n-n high-voltage power transistors have been presented. The inductance and peak collector current results are in conflict with the concept that RBSB may be initiated at a critical temperature. It is concluded, for these devices and for the operating conditions studied, that the theory that RBSB is initiated at a critical temperature is incorrect. All of the results are in qualitative agreement with the theory of avalancho injection as the initiating mechanism of RBSB. The quantitative predictions of the theory of current focusing during sustaining are shown not to be accurate in predicting the RBSB behavior. It is speculated that other mechanisms contribute to the nonuniformity of the current during this type of operation.

#### REFERENCES

- (1) W.R. Skanadore, "A New Bipolar High Frequency Power Switching Technology Eliminates Load-Line Shaping," Proc. Powercon 7, 7th National Solid State Power Conversion Conf, pp. D2.1-d2.14, Mar. 1980.
- (2) B. Jackwon and D. Chen, "Effects of Emitter Open Switching on the Turn-Off Characteristics of High-Voltage Transistors," PESC '80 Record, 1980 IEEE Power Electronics Specialists Conf., pp. 147-154, June 1980.
- (3) K. Owyang and P. Shafer, "A New Power Transistor Structure for Improved Switching Performances," 1978 IEDM Technical Digest, 1978 IEEE Int. Electron Devices Meeting, pp. 667-670, Dec. 1978.
- (4) B.A. Beatty, S. Krisna, and M.A. Adler, "Second Breakdown in Power Transistors Due to Avalanche Injection," IEEE Trans. Electron Devices <u>ED-23</u>, pp. 851-857, Aug. 1976.
- (5) P.L. Hower, "Collector Charge Dynamics and Second Breakdown Energy of Power Transistors," PESC '74 Record, 1974 IEEE Power Electronics Specialists Conf., pp. 144-153, June 1974.
- (6) D.W. Berning, "Semiconductor Measurement Technology: A Reverse-Bias Safe Operating Area Transistor Tester," NBS Special Publication 400-54, April 1979.
- (7) D.L. Blackburn and D.W. Berning, "Some Effects of Base Current on Transister Switching and Reverse-Bias Second Breakdown," 1978 IEDM Tech. Digest, 1978 IEEE Int. Electron Devices Meeting, pp. 671-675, Dec. 1978.
- (8) D.L. Blackburn and D.W. Berning, "Reverse-Bias Second Breakdown in Power Transistors," Electrical Overstress/Electrostatic Discharge Symp. Proc., pp. 116-121, Sept. 1979.
- (9) P.L. Hower and V.G.K. Reddi, "Avalanche Injuction and Second Breakdown in Transistors," IEEE Trans. Electron Devices <u>ED-17</u>, pp. 320-335, Apr. 1970.
- (10) S. Krishna and P.L. Hower, "Second Breakdown of Transistors During Inductive Turn-Off," Proc. IEEE 61, pp. 393-394, Mar. 1973.
- (11) M.W. Muller and H. Guckel, "Negative Resistance and Filamentary Currents in Avalanching Silicon p<sup>+</sup>-<u>i</u>-n<sup>+</sup> Junctions," IEEE Trans. Electron Devices, <u>ED-15</u>, pp. 160-568, Aug. 1968.
- (12) H.A. Schafft, "Second Breakdown A Couprehensive Review," Proc. IERE <u>55</u>, pp. 1272-1288, Aug. 1967.
- (13) P.L Hower, D.L. Blackburn, F.F. Oettinger, and S. Rubin, "Stable Hot Spots and Second Breakdown in Power Transistors," PESC '76 Record, Proc. 1976 Power Electronics Specialists Conf., pp. 234-246, June 1976.

#### APPENDIX B

# USE OF VACUUM TUBES IN TEST INSTRUMENTATION FOR MEASURING CHARACTERISTICS OF FAST HIGH-VOLTAGE SEMICONDUCTOR DEVICES\*

# David Berning Electron Devices Division National Bureau of Standards Washington, DC 20234

Circuit techniques are described that permit measurement of fast events occurring in power semiconductors. These techniques were developed for the dynamic characterization of transistors used in inductive load switching applications. Fast voltage clamping using vacuum diodes is discussed, and reference is made to a unique circuit that was built for performing nondestructive reverse-bias second breakdown tests on transistors.

#### INTRODUCTION

Recently, there has been a large increase in the demand for fast switching, high-voltage power transistors. Along with the increased use of these transistors has come the need for accurate measurement of the limits of safe operation for these devices. Reverse-bias second breakdown usually determines these limits for the transistors operating in a switching mode. Because of the large currents and voltages and fast transients involved, there are numerous instrumentation problems in making controlled and repeatable measurements of the limits.

The devices being studied are used primarily for various types of power conditioning equipment including switching power supplies, motor controls, TV deflection circuits, and automotive ignition systems. In these applications, the transistor is usually required to turn off from a saturated condition with an inductive load in the collector circuit. The inductance causes the collector voltage to rise rapidly to a high value upon transistor turnoff. The voltage that the collector reaches is usually limited by a clamp diode that is intended to prevent breakdown of the transistor switch. In testing these transistors, it is desirable to develop circuitry that will approximate the circuitry in which these devices are normally used, but to maintain additional control over various parameters such that accurate measurements can be made.

#### BACKGROUND

A circuit built for measuring the reverse-bias safe operating area (RBSOA) for high-voltage bipolar switching transistors is described in detail elsewhere [B-1]. This circuit was developed using some ideas from one built by Jahns [B-2]. The circuits perform second breakdown tests by turning off the transistor under test (TUT) that has been in a saturated conducting state. The TUT has a load inductor in the collector circuit, and upon

<sup>\*</sup> This work was supported in part by the NASA-Lewis Research Center, Cleveland, Ohio under NASA Order No. C-32818-D.

turnoff, the flector voltage rises rapidly until either the voltage is limited by a frage clamp, the device reaches its reverse-bias sustaining voltage, or the device breaks down causing the voltage to rapidly fall to a low value. Both the circuits of Berning and of Jahns include a feature that allows second breakdown measurements to be made, usually without destroying the TUT. The collector voltage collapse at breakdown is sensed and a shunt protection circuit removes the remaining energy stored in the inductor so that the energy absorbed by the TUT is minimized. If this energy is not diverted quickly, the transistor will be destroyed. The effectiveness with which the circuit can test and save devices is related to how fast the energy can be diverted from the TUT after it breaks down.

One of the major differences between the two circuits is the capability of the protection circuit. The earlier circuit by Jahns uses high-voltage transistors to shunt the inductive energy away from the TUT, and a 350-ns energy removal time was reported. The later circuit uses pentode tubes and has an energy removal time of 40 ns. Vacuum tubes are faster than transistors for high-voltage applications because of the time involved in storing the charge required for conduction in transistors. The pentode tubes used for the protection circuit are type 6LF6, which is a high perveance type intended for horizontal deflection in television receivers. In the protection circuit 16 of these tubes are driven by low voltage, high speed transistors biased class A. In this configuration the circuit can handle 1000 V and 30 A, with a slew rate of 5 x 10<sup>4</sup> V/µs. The circuit of Berning consistently permits hundreds of second breakdown measurements to be made on a single transistor without destroying the device.

Numerous results using this later circuit have been published [B-3,B-4]. The entire safe operating area has been generated and the effects of different base currents on the second breakdown susceptibility has been shown, using a single device for all the measurements.

#### CIRCUIT DETAILS

A simplified diagram for the circuit described in reference [B-1] is given in figure B-1. Before a test is initiated on a transistor, a clamp voltage, which can be set inywhere between 0 and 1000 V, is applied to the shunt protection circuit to isolate the TUT and the load inductor, L3, from the protection circuit by the reverse-biased clamp diodes, CR7 to CR9. This minimizes stray capacitance at the collector of the TUT. Three fast-switching diodes are used in series for the clamping function to obtain the required voltage capability. The test for reverse-bias second breakdown is initiated by applying a base current to the XVII to turn it on for a period of time during which energy is stored in the load inductor. The TUT then receives a reverse-base current pulse to turn off the device, and the load inductor forces the collector voltage on the TUT to rise. The limits of the safeoperating area are determined by measuring how much voltage the device can withstand before it breaks down. Since the safe-operating-area measurements are generally done for many different conditions of base drive on the same device, it is desirable to save the device from destruction with each breakdown test.



Figure B-1. Simplified diagram for a circuit used to test transistors for reverse-bias second breakdown.

A capacitor, C1, activates the shunt protection circuit when the collector voltage of the TUT collapses upon the onset of second breakdown. This capacitor consists of a short length of wire near the base of a sensing transistor internal to the shunt protection circuit. This very small capacitance acts as a differentiator to detect only the very rapid fall in collector voltage associated with second breakdown as this voltage transition typically occurs in 10 ns. The collector voltage decrease associated with the collapsing inductor field after nearly all of the stored inductive energy has been dissipated is a slower voltage transition (occurring over about 1 µs or more) and is ignored by the shunt protection circuit.

When the TUT experiences second breakdown, the high-speed vacuum tube protection circuit removes the stored energy remaining in the inductive load by shunting the clamp supply to the -140 V power supply. Additionally, when the protection circuit is activated, the clamp supply and the  $V_{CC}$  supply are turned off. An additional diode-resistor-inductor network, which consists of CR1 to CR3, R1, and L2, allows the clamp voltage to go negative for a short period of time after second breakdown has occurred and then decay to 0 V to overcome the inductance in the wire that connects the protection circuit to the TUT. Five power Schottky diodes, CR10 to CR14, are in series with the collector of the TUT to effectively open the collector lead when the clamp voltage is driven negative.

# CIRCUIT IMPROVEMENT

In using the test circuit described above, it has been noted that some of the newer bipolar transistors measured have a very fast collector voltage rise time when large reverse base currents are used. Voltage rise rates of 104 V/µs have been observed. The new power MOSFET devices also produce similar slew rates. The solid-state clamp diodes used for limiting the collector voltage are unable to turn on fast enough to prevent the voltage at the collector of these very fast transistors from going far beyond the desired clamp value during the test. Over 100 V of overshoot has been observed. Because it is very difficult to characterize devices accurately under such conditions, a vacuum diode clamp was introduced into the circuit between the junction of L3 and CR10 and the clamp supply. This new clamp greatly reduces the overshoot. Figure B-2 is a photograph showing the collector voltage waveforms for both the solid state and tube clamp. Most of the overshoot remaining in the tube clamp is caused by the inductance in the wires leading to the clamp. These wires could have been considerably shorter had this new added clamp been designed into the original circuit. The tube diodes used for the fast clamp are type 6CG3, which are designed for damper diode use in television receivers. Six were wired in parallel to handle a clamping current of 10 A.

There are some disadvantages in using the tube clamp. One disadvantage is the internal resistance which causes a voltage drop of about 45 V for 10 A through this six-diode clamp. This voltage drop decreases to approximately zero as the current decreases to zero, and the clampsd voltage changes somewhat as the current through the clamp changes. This is not a serious problem because the data can be corrected for this effect if necessary. A second disadvantage is the added capacitance of the tube clamp. The six vacuum diodes and associated wiring add 150 pF from the collector circuit of

24



Figure B-2. Examples of voltage overshoot using solid-state diode and vacuum tube diode. The overshoot is 100 V for solid-state diode and 50 V for the tube diode. The vertical scale is 100 V per division and the horizontal scale is 50 ns per division.



Figure B-3. Collector current for conditions of momentary clamping and subsequent second breakdown. The top trace is the collector current when the solid-state diode clamp is used, and the bottom trace is the collector current when the tube diode clamp is used. The scale factors are 5 A per small division on the vertical and 50 ns per small division on the horizontal. the TCT to ground. Measurements have been made to determine the effect of 150 pF of additional snubbing to the collector circuit for the fastest transistors turning off 10 A. The rate of voltage rise is not significantly reduced, but there is a reduction in the collector current during the time in which the collector voltage is rising since the stray tube capacitance must be charged.

Often, the collector voltage of the TUT is clamped momentarily, but the device experiences second breakdown before all of the collector current is diverted through the clamp. When the device breaks down under these conditions, there is a very large reverse recovery current from the solid-state clamp diodes before the protection circuit can take over. This surge of current does not occur with the tube clamp as there is no equivalent recovery time. The superior behavior of the tube clamp under these conditions permits the collector current to be measured more accurately during second breakdown with less stress than with the solid-state clamp. Figure B-3 is a photograph that shows the difference in collector current at breakdown between the solid-state clamp and the tube clamp. It can be seen that the current appears to reach peak values of 30 A and -20 A with the solid-state clamp. Since the bandwidth of the current probe used is only about 50 MHz, it is likely that the peak current is even larger than indicated in this figure as these transitions are very fast. With the tube clamp, only one large peak in the current is observed. This peak is caused by the discharge of the parasitic capacitance associated with the collector of the TUT. The other large current spikes are not present.

#### CONCLUSION

It has been found that some difficult measurements of high-voltage fast-switching transistors can be improved by the use of vacuum tubes in critical parts of the test circuits. The fast response of the tubes and freedom from recovery phenomena reduce voltage overshoot in voltage clamping and reduce uncontrolled current spikes normally generated in solid-state clamping diodes when measuring transistor second breakdown.

#### REFERENCES

- B-1. Berning, D. W., Samiconductor Measurement Technology: A Reverse-Bias Safe Operating Area Transistor Tester, NBS Special Publication 400-54 (April 1979).
- B-2. Jahns, T. M., Investigation of Reverse-Bias Second Breakdown in Power Transistors, Massachusetts Institute of Technology MS Thesis, Dept. of Electrical Engineering, May 1974.
- B-3. Blackburn, D. L., and Berning, D. W., Some Effects of Base Current on Transistor Switching and Reverse-Bias Second Breakdown, Tech. Digest, 1978 International Electron Devices Meeting, Washington, D.C., December 4-6, 1978, pp. 671-675.
- B-4. Blackburn, D. L., and Berning, D. W., Reverse-Bias Second Breakdown in Power Transistors, Proc. Electrical Overstress/Electrostatic Discharge Symp., Denver, Colorado, September 24-27, 1979, pp. 116-121.