## **General Disclaimer**

## One or more of the Following Statements may affect this Document

- This document has been reproduced from the best copy furnished by the organizational source. It is being released in the interest of making available as much information as possible.
- This document may contain data, which exceeds the sheet parameters. It was furnished in this condition by the organizational source and is the best copy available.
- This document may contain tone-on-tone or color graphs, charts and/or pictures, which have been reproduced in black and white.
- This document is paginated as submitted by the original source.
- Portions of this document are not fully legible due to the historical nature of some of the material. However, it is the best reproduction available from the original submission.

DAA/HQ

8407-07

8

N85-33456 Unclas 22181 G3/35 14B A01 SENSOR FOR Technical A03/8F CSCL HC Interim INFRARED 0 39 MOSAIC (MIRSSA) Inc.) Report (Honeywell, (NASA-CR-176154) SPACE ASTRONOMY

## MOSAIC INFRARED SENSOR FOR SPACE ASTRONOMY (MIRSSA)

onevwell

2 Forbes Road, Lexington, MA 02173

Aerospace and Defense Group Electro-Optics Division

PHASE I INTERIM TECHNICAL REPORT

November 1982 -- December 1983

Contract # NASW-3688



## **TABLE OF CONTENTS**

## TITLE

| 1        | INTRODUCTION                                          | 1-1      |
|----------|-------------------------------------------------------|----------|
| 2        | THEORETICAL TRADEOFFS AND CURRENT STATUS OF           |          |
|          | MW AND SW HgCdTe PV DETECTORS                         | 2-1      |
| 2.1      | Theoretical Tradeoffs for MW and SW Detectors         | 2-1      |
| 2.2      | Current Status of HgCdTe PV Detector Performance      | 2-1      |
| · .      | 2.2.1 MW Arrays.                                      | . 2-1    |
|          | 2.2.2 SW Arrays                                       | 2-3      |
| 2.3      | Low-Noise Preamplifier Development for High Impedance |          |
| 2.0      | Measurement                                           | 2-3      |
| 3        | DETECTOR FABRICATION                                  | 3-1      |
|          | COD COTIDI INC. ANALYSIS FOR SPACE FOCAL DLANES       | · A_1    |
| 4<br>A 1 | CCD Input Coupling Schemen                            | 4-1<br>1 |
| 4.1      | Desettable Cate Coupling Schemes                      | 4-1      |
| 4.2      | Resettable Gate Coupled Analysis,                     | 4-0      |
| 5        | LOW TEMPERATURE COD MEASUREMENTS                      | 5-1      |
| v        |                                                       | 0-1      |

SECTION

PRECEDING PAGE BLANK NOT FILMED

 $\Pi$ 

Ŧ

.

## **LIST OF TABLES**

# TITLE

**(**]

. 🏾

[]]

3

1

0

 $\square$ 

U

[]

1

1

1

| 4-1 | RELATIVE PERFORMANCE OF COUPLING SCHEMES            | 4-2  |
|-----|-----------------------------------------------------|------|
| 4-2 | LIST OF INPUT PARAMETERS USED BY NOISE MODEL.       | 4-10 |
| 4-3 | RESULTS OF NOISE ANALYSIS                           | 4-11 |
| 5-1 | CCD TEST VEHICLES                                   | 5-1  |
| 5-2 | TRANSFER EFFICIENCY DATA                            | 5-9  |
| 5-3 | NOISE MEASUREMENT OF 3027 CCD INDICATES UPPER LIMIT | 5-12 |
| 5-4 | ESTIMATE OF EXPECTED READOUT NOISE FOR A LOW        |      |
|     | BACKGROUND 64 x 64 STARING CCD                      | 5-12 |

TABLE

## LIST OF ILLUSTRATIONS

## FIGURE

1 Per 2 - Se

Ŋ

3

۱ ا

## TITLE

- L-Or 11

| 2-1            | Temperature Dependence of R, of a MW HgCdTe Photodiode                  |      |
|----------------|-------------------------------------------------------------------------|------|
| <del>,</del> - | Calculated for Various Surface Recombination Velocities                 | 2-2  |
| 2-2            | Temperature Dependence of R, of a SW HgCdTe Photodiode                  |      |
|                | Calculated for Various Surface Recombination Velocities                 | 2-3  |
| 2-3            | Calculated R <sub>o</sub> vs Cutoff Wavelength at 60 K for Three Values |      |
|                | of Surface Recombination Velocity                                       | 2-4  |
| 2-4            | Calculated R <sub>o</sub> vs Cutoff Wavelength at 120 K for Various     |      |
|                | Surface Recombination Velocities.                                       | 2-5  |
| 2-5            | Measured Impedance vs Temperatures from Three MW Photodiodes            | 2-5  |
| 2-6            | HgCdTe MW Array Data Shows Uniformity and Performance                   |      |
|                | Improvement Obtained by Lowering Doping Level                           | 2-6  |
| 2-7            | RA Distribution Shows Good MW Performance Uniformity                    |      |
|                | has been Achieved at 80 K                                               | 2-6  |
| 2-8            | Zero Bias Impedance vs Temperature for Three SWIR Detectors             | 2-7  |
| 2-9            | Low Noise Preamplifier Schematic                                        | 2-7  |
| 2-10           | Preamplifier Noise Characteristics at Two Temperatures                  | 2-8  |
|                |                                                                         |      |
| 3-1            | Schematic of Detector Fabrication Process                               | 3-2  |
| 3-2            | Test Array for Use on MIRSSA ,                                          | 3-3  |
| 4-1            | CCD Input Coupling Schemes                                              | 4-2  |
| 4-2            | Direct Source Coupled Noise Figure                                      | 4-4  |
| 4-3            | Schematic of RGC Input Circuit                                          | 4-6  |
| 4-4            | Resettable Gate Coupled Analysis - Gate Voltage Waveform                | 4-6  |
| 4-5            | Matched Filtering Operation                                             | 4-7  |
| 4-6            | Small Signal Equivalent Circuit                                         | 4-8  |
| 4-7            | Noise Voltage on Input Gate Before Signal Processing                    | 4-9  |
| 5-1            | Dark Current Measurements                                               | 5-2  |
| 5-2            | Surface Channel Transfer Efficiency Data (No Fat Zero)                  | 5-3  |
| 5-3            | Buried Channel Transfer Efficiency Data (10% Fat Zero).                 | 5-4  |
| 5-4            | Surface Channel Transfer Efficiency: Fat Zero Dependence                | 5-6  |
| 5-5            | Transfer Efficiency Temperature Dependence                              | 5-7  |
| 5-6            | Transfer Efficiency Dependence on Frequency                             | • •  |
|                | and Temperature                                                         | 5-8  |
| 5-7            | Transfer Efficiency Dependence on Frequency and Temperature             | 5-8  |
| 5-8            | Transfer Efficiency Dependence on Frequency and Temperature             | 5-9  |
| 5-9            | $2 \phi$ 128 Bit Buried Channel CCD                                     | 5-10 |
| 5-10           | $2 \phi$ Buried Channel CCD Transfer Noise                              | 5-10 |
| 5-11           | 2            Buried Channel Transfer Noise                              | 5-11 |
| 5-12           | 128-Bit Buried Channel Transfer Noise                                   | 5-11 |
|                |                                                                         | •    |

## SECTION 1 INTRODUCTION

This interim technical report summarizes the work performed on a NASA funded program to the Honeywell Electro-Optics Division for development of mosaic infrared detector/focal plane arrays for space astronomy. The technical monitor on this program is Dr. Nancy Boggios of Astrophysics Division at the NASA/headquarters. The principal investigator on this development program is Dr. Ashok Sood of the Honeywell Electro-Optics Division.

The objective of this program is to demonstrate the feasibility.

The Mosaic IR Sensor for Space Astronomy (MIRSSA) Program is a two year effort (Phase I & II) that is aimed at the development of PV HgCdTe detector arrays with the spectral response of up to 5  $\mu$ m and silicon CCDs for low temperature applications.

Desired background-limited performance (BLIP) for space applications requires an extremely high  $R_oA$  product which can be

achieved only by properly selecting the detector materials and the operating temperature. To determine these parameters, Honeywell has performed in Phase I a theoritical analysis and done measurements of HgCdTe PV detector arrays at various temperatures in both the SW and MW spectral bands. The results of the technical effort have demonstrated that high performance PV HgCdTe detectors can be fabricated for low temperature applications.

An additional requirement of Phase I specifies that Honeywell examine various CCD and other alternate device coupling schemes for low background space astronomy uses so as to assist in arriving at an optimal design for a CCD multiplexed readout.

In the past, Honeywell has characterized and analyzed CCDs for moderate to high temperature applications in the 2-5  $\mu$ m band. Phase I of MIRSSA requires Honeywell to test these existing CCDs for low temperature space telescope applications.

## SECTION 2 THEORETICAL TRADEOFFS AND CURRENT STATUS OF MW AND SW HgCdTe PV DETECTORS

Detection of IR radiation in the spectral bands of SW (1 to 3  $\mu$ m) and MW (3 to 5  $\mu$ m) for space astronomy poses a unique challenge to HgCdTe PV detector technology. This stems from the fact that the desired background-limited performance (BLIP) in the zodiacal background requires extremely high  $R_0A$  product (10<sup>11</sup> ~ 10<sup>12</sup>  $\Omega$ -cm<sup>2</sup>) for the detector, which can be achieved only by properly selecting the detector materials and the operating temperature. To determine these parameters, we performed theoretical tradeoff analysis and measurements of existing HgCdTe PV detector arrays for both SW and MW spectral bands. It is concluded that HgCdTe PV detectors can meet the performance requirement for the space astronomy at the operating temperature of  $\sim 60$  K for MW and  $\sim 100$  K for SW detectors. This section presents the results of the analysis and the status of the HgCdTe detector performance. The last part of this section describes an ultra lownoise preamplifier which was developed under this program to measure the high impedance of the diodes.

#### 2.1 Theoretical Tradeoffs for MW and SW Detectors

HgCdTe PV detectors operating at low temperatures (usually less than 120 K for MW or less than 200 K for SW detectors) are limited by noise originating dominantly from generation recombination (G-R) current in the diode space charge region. In the G-R dominant temperature range, the diode junction impedance at zero-bias is characterized by surface recombination velocity  $S_o$  at the surface of the space charge region formed around the junction periphery.\*

Temperature dependence of the zero-bias impedance for a 4 mil x 4 mil detector (cutoff wavelength of 4.5  $\mu$ m at 80 K) is calculated for three typical values of the surface recombination velocity as shown in Figure 2-1. Theoretical limit determined by the radioactive lifetime of the minority carrier in the base material is also shown in the figure as an upper limit. It can be observed from this figure that at 60 K the diode impedance becomes  $10^{14} \sim 10^{10} \Omega$  depending on the surface recombination velocity. Similar calculations were performed for a 4 mil x 4 mil SW detector (cutoff wavelength of 2.5  $\mu$ m at 140 K) and the results are shown in Figure 2-2. Impedance of  $10^{14} \sim 10^{10} \Omega$  can be obtained at 100 K.

Another important consideration in designing the detector is the selection of cutoff wavelength. Dependence of the zero-bias impedance on the cutoff wavelength is examined at fixed temperatures (60 K for MW and 120 K for SW detectors) as shown in Figure 2-3 and Figure 2-4 for MW and SW detectors, respectively. If the cutoff wavelength is longer than 5  $\mu$ m, the diffusion current becomes a significant contributor to the detector noise.

#### 2.2 Current Status of HgCdTe PV Detector Performance

A number of existing MW and SW detectors were characterized in terms of the temperature dependence of  $R_0$ . Most of these arrays are 2 x 32 elements bilinear arrays with active area of  $4.4 \times 1.3 \text{ mil}^2$ . The data will be discussed in the following subsections.

#### 2.2.1 MW Arrays

Figure 2-5 shows temperature dependence of three typical elements from three arrays. The impedance reached the measure limit of  $\sim 10^{12}$   $\Omega$  at 80 K. The surface recombination velocity is

<sup>\*</sup>NOTE: This is true for surface G-R dominant cases. If the G-R current originates and A the junction areas dominantly from the bulk space charge region, the characteristic parameter becomes depletion life time to which is equivalent to (S<sub>a</sub>P/A)<sup>4</sup> with P denoting the junction parameter.





modeled as  $1.5 \times 10^4$  cm/s for the typical diode of  $\lambda_{co} = 4.30 \mu m$ . Figure 2-6 shows R<sub>o</sub> versus cutoff wavelength measured at 80 K. The bars indicate maximum and minimum values of R<sub>o</sub> in each array. The arrays with higher carrier concentration show a larger variation than the array with lower concentration. As indicated in the histogram of R<sub>o</sub> in Figure 2-7, extremely uniform and

high  $R_o$  values are achieved across the array by the lower concentration material. These observations are consistent with the characteristics of tunneling currents since the higher the carrier concentration, the greater the tunneling probability becomes due to narrower space charge width which in turn lowers the diode impedance. [ ]

Ĩ

 $\Box$ 

0

 $\prod$ 

 $\Pi$ 

1



Figure 2-2. Temperature Dependence of R<sub>o</sub> of a SW HgCdTe Photodiode Calculated for Various Surface recombination velocities; Detector Area = 4 x 4 mi<sup>2</sup>, Cutoff Wavelength = 2, 5μm at 140 K.

#### 2.2.2 SW Arrays

Temperature dependance of typical three SW diodes is shown in Figure 2-8. Cutoff wavelength of these diodes at 200 K range from 2.37  $\mu$ m to 2.44  $\mu$ m. The R<sub>o</sub> is limited by diffusion current above 200 K and below 170 K generation-recombination current becomes dominant limiting the diode impedance. Below 120 K the impedance measurement was impeded by the noise from preamplifier input circuit. The data at 140 K and 120 K were obtained with a newly

built low-noise preamplifier, which is described in the next section.

#### 2.3 Low-Noise Preamplifier Development for High Impedance Measurement.

To measure the high impedance of the diodes, an ultra low-noise preamplifier was built and used successfully to test both MW and SW diodes of up to  $10^{14} \Omega$  at low temperature. This new preamplifier has a feedback capacitor to measure the current, thereby eliminating the





Johnson noise of the feedback resistor. A block diagram of the preamplifier circuits is shown in Figure 2-9. As is shown in Figure 2-10, the input noise of this preamplifier  $1.5 \times 10^{5}$  A/Hz at

1 Hz at room temperature and can be reduced by a factor of 5 by lowering the temperature of the input stage to 150 K.

ţ

[]

 $\left[\right]$ 

D

[]

0

0

I

0

 $\square$ 







Figure 2-5. Measured Impedance vs Temperatures from Three MW Photodlodes. Measurement was Limited to  $10^{12} \Omega$  due to the Johnson Noise of the Feedback Resistor in the Preamplifier.

#### ORIGINAL PAGE IC OF POOR QUALITY

í.

ŧ (

Ŋ

M

ß

12-12

攓

H









8407-07



Figure 2-8. Zero Blas Impedance vs Temperature for three Swir Detectors; the NEP Scale is for 70% Quantum Efficiency and  $I_{\infty} = 2.40$  mm, T = 200 K



 CAPACITIVE FEEDBACK ELIMINATES JOHNSON NOISE OF FEEDBACK RESISTOR Figure 2-9. Low Noise Preamplifier Schematic



Π

0

0

0

0

I

1

1

İ

I

Figure 2-10. Preamplifier Noise Characteristics at Two Temperatures

#### SECTION 3 DETECTOR FABRICATION

This section outlines the fabrication techniques used, and discusses the device geometry for the arrays fabricated on this program.

The detectors are fabricated on p-type quenchanneal grown HgCdTe. All lapping and polishing is done on automatic equipment, which helps in uniformity of processing. Referring to Figure 3-1, the first steps in processing are lapping and polishing for flatness and chickness control. Final HgCdTe thickness is obtained by chemical etching. This etching step also serves to remove residual damage caused by the lapping and polishing. Once at final thickness, the surface of the HgCdTe has an anodic oxide grown on it. This oxide is removed just prior to ZnS insulator/ passivation deposition, and is intended to provide a chemically clean surface. After ZnS deposition, the  $n^+$  diode regions are formed by boron ion implantation through a photoresist mask. This step is followed by deposition of the gold common contact to the p-side. Contact holes are then etched through the ZnS lay. for access to the  $n^+$  regions, the HgCdTe in the dicing streets is delineated, and the indium bumps (for interconnection to the outside world) are formed by evaporation and lift off. The arrays are then diced, and bump interconnected to a circuit board.

The detectors were fabricated in a test structure format, which consists of a  $4 \times 4$  element matrix as shown in Figure 3-2.





2

\*

MOUNT WAFER TO SUBSTRATE AND TURN BY LAPPING, POLISHING AND ETCHING 1

Π

 $\left[ \right]$ 

0

Ŋ

П

S A

COAT WITH ZNS FORM n<sup>+</sup> REGIONS BY ION IMPLANTATION

FORM p-CONTACT ETCH CONTACT HGLES TO n<sup>+</sup> REGIONS





Figure 3-1. Schematic of Detector Fabrication Process

3-2



Figure 3-2. Test Array for use on MIRSSA

÷

3-3

## SECTION 4 CCD COUPLING ANALYSIS FOR SPACE FOCAL PLANES

Configuring a focal plane for space observation applications presents the designer with a unique set of requirements. The zodiacal background collected by large f/# telescopes can yield as little as one to two photons per second, at the detector site. Thus, a photon counter with long observation times would be most desireable. Yet, high density two dimensional array configuration precludes the use of most conventional forms of photon counters.

However, solid state photo-voltaic sensors are easily configured for high density focal planes. Use of conventional readout schemes, such as CID or CCD devices has allowed the number of elements in a focal plane to exceed 10<sup>4</sup>. These large high density focal planes have been demonstrated routinely in tactical or terrestrial surveillence applications with moderately high background levels (10<sup>16</sup> photons/cm<sup>2</sup> s). For space observation applications, with extremely low background levels, the detector impedance must be extremely large (10<sup>17</sup>  $\Omega$ ) to minimize its thermal noise and approach background limited performance.

This specification on the sensor generates strength requirements on the coupling circuit necessary to read out the detector signal. Efficient coupling schemes for extremely low readout noise are necessary. Furthermore, for scenes encompassing bright objects, the dynamic range of the system must be large, and an antiblooming feature is necessary to avoid masking relevant imagery adjacent to the bright objects.

Finally, in optimized mosaic focal planes, each detector site occupies a space that is on the same order as the systems optical resolution. This size constraint eliminates most complex coupling structures best suited to these high impedance detectors.

During this study phase for low background coupling schemes, four input circuit designs were considered for a CCD multiplexed readout scheme. The four were chosen for simplicity of design and processing capability in large mosaic arrays. Each design was evaluated in terms of performance for space applications. The next section discusses the four designs and is followed by a section detailing the optimal design chosen for space telescope application.

#### 4.1 CCD Input Coupling Schemes

Four coupling schemes were considered for the space astronomy focal planes and are shown in Figure 4-1. Each coupling circuit is simple enough to be configured into large mosaic focal planes. Direct source injection passes the detector current directly into the CCD input.

Direct gate coupling modulates the CCD input current by the open circuit voltage across the detector and has the advantage of adding current gain at the input. The last two schemes allow the detector current to be integrated onto the detector mode capacitance and then sampled by the CCD input. Sampled source injection is a destructive sampling process, whereby the integrated charge is transferred into the CCD once every sample. The resettable gate coupling scheme provides a non-destructive means of sampling the voltage on the detector capacitance.

÷

This allows for multiple sampling during the integration time. However, voltage on the detector must be periodically reset to maintain the proper current gain for the configuration.



[]

[]

IJ

Land Land

Π

[]

1

N

 $\left[ \right]$ 

Π

[]

R

1 DIRECT SOURCE INJECTION

1.1.148 18 8

2 DIRECT GATE COUPLING

**3 SAMPLED SOURCE INJECTION** 

4 RESETTABLE GATE COUPLING

Figure 4-1. CCD Input Coupling Schemes

Relative performance summary of the four coupling schemes is given in Table 4-1.

Direct source injection is commonly used in focal planes where high background levels ( $< 10^{13}$  photons/cm<sup>2</sup>s) are expected. In operation, a large input transconductance is required for good coupling efficiency. Since the CCD transconductance varies with the CCD input currently, an additional bias current would be

| COUPLING SCHEME            | COMMENTS                                                      | NOISE FIGURE                                                                        |
|----------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Direct Source<br>Injection | Requires Optical Bias Current for Good<br>Coupling Efficiency | Poor Noise Figure at Low $\phi_n$ Limited by CCD Transfer Noise and Bias Shot Noise |
| Direct Gate                | Requires Very Long Observation Times and                      | Modest Noise Figure Limited by CCD 1/f                                              |
| Coupling                   | Good Detector Uniformity                                      | Noise                                                                               |
| Sampled Source             | Eliminates CCD 1/f Noise but Adds KTC                         | Poor Noise Figure Limited by CCD Transfer                                           |
| Injection                  | Reset Noise                                                   | Noise and KTC Noise                                                                 |
| Resettable Gate            | Nondestructive Readout Allows KTC Noise                       | Best Noise Figure Limited by CCD 1/f                                                |
| Coupling                   | Removal by Differencing                                       | Noise                                                                               |

Table 4-1. RELATIVE PERFORMANCE OF COUPLING SCHEMES

necessary for good coupling in focal planes designed for astronomical applications. The additional bias current could be introduced electrically or optically, but the added shot noise associated with the extra current would significantly compromise detector performance. Figure 4-2 illustrates the noise figure as a function of background flux for this configuration. For the low background region expected for space observation, the analysis leads to an unacceptable noise figure of 30 for the direct source injection method.

Direct gate coupling has the distinct advantage of providing a current gain at the input and thus reducing the requirement on the CCD related readout noise. The detector is operated in an open circuit configuration. Voltage developed across the detector as a result of photo-current  $I_0$  is applied to the integrating gate to modulate the CCD input current. For subthreshold operation, the current gain,  $A_0$ , can be expressed as

$$A_{t} = I_{ccn} \\ Ng(I_{sat} + I_{0})$$

where Ng,  $I_{cctn}$ , and  $I_{ast}$  are the gate derating factor (1.6 to 2.0), CCD input current, and detector saturation current. A gain as high as 100 can be accommodated with this circuit.

Unfortunately, this configuration has a restricted frequency bandwidth with a cutoff specified by:

$$\begin{aligned} f_{c\sigma} &= 1 \\ 2 \ R_{oc} (C_d + C_g) \end{aligned}$$

For large detector impedances necessary for low astronomical background levels, the cutoff occurs at less than 1.0 Hz. This alone is not prohibitive since long integration times are possible and dark current in the CCD is practically nonexistant at operating temperatures of 80 K or less. The limiting factor, however, will be the CCD input 1/f noise which severely impacts the noise figure for this system. Sampled source injection eliminates the need for a bias charge. This is accomplished by waiting to inject charge into the CCD input until a sufficient amount of photo-current has been integrated on the detector capacitance mode. At the end of an integration cycle which can be several 100 seconds long, the control gate,  $0_{\text{sample}}$ is clocked allowing the charge to flow rapidly into the input. This operation also resets the voltage on the detector capacitance. Because the input gate 0<sub>sample</sub> is used as an analog switch and not as a modulating gate for the incoming current, the CCD input 1/f noise is virtually eliminated. Unfortunately, resetting of the capacitance potential by the input produces a reset noise whose rms value is determined by

$$i_{\text{Reset}} = \frac{\text{KTC}}{\text{ti}} \neq A_{\text{max}}$$

Furthermore, this scheme has only unity gain, and therefore requires very low readout noise by the CCD. The result is a poor figure limited by the CCD readout and reset noises on the detector capacitance.

Resettable gate coupling (RGC) is capable of current gain while providing non-destructive sampling at the input. The current gain has the advantage of suppressing the readout noise of the CCD. Non-destructive sampling allows for a series of samples to be taken as the open-circuit voltage is developed across the detector capacitance, during each integration period. At the end of each integration period, the voltage is reset by a MOSFET. Although this process generates reset noise, it can be virtually eliminated by post processing using differencing of samples taken from within an integration period. In addition, differencing will also suppress the CCD input 1/f noise which would otherwise be very dominant. This significant reduction in noise is accomplished with only a factor of two loss in the signal as a result of differencing. Analysis has shown that a noise figure of about 2.0 is possible with the coupling scheme.





4-4

N

 $\mathbb{R}$ 

П

8407-07

On the basis of these unique features, Honeywell recommends the RGC coupling approach for low background space applications. A detailed description of this approach is presented in the next section.

#### 4.2 Resettable Gate Coupled Analysis

ļ

)

ļ

A schematic of the RGC input structure is shown in Figure 4-3. The photo-voltaic detector is connected to the integrating gate of the CCD input. A switch placed across the detector is used to periodically reset the circuit before each sampling interval. In practice, the ideal switch shown in the schematic is replaced with MOS-FET compatible with the CCD fabrication process.

In operation, the voltage on the integrating gate will behave as shown in Figure 4-4. Initially, the gate voltage is reset to  $V_{RS}$  and the detector returned to zero bias by the reset switch. At time t = 0, the switch is opened allowing the photocurrent,  $I_0$ , to begin charging the capacitance on the anode side of the detector. Just before the next reset, at t = T, the voltage on the capacitance is

$$Vg = V_{RS} + I_0 T/C.$$

For subthreshold operation, the CCD input current is expotentially modulated by Vg, according to

$$I_{cco} = \frac{I_o \exp q \left( Vg - V_{tb} \right)}{Ng KT}$$

where Ng is the gate derating factor which has been measured to range from 1.6 to 2.5 cn Honeywell fabricated devices, and  $V_{th}$  is the threshold voltage of the input. This current is integrated into the potential well under the receiving gate,  $V_{RWO}$ . After a period,  $t_i = T$ , the accumulated charge packet is transferred into the CCD by the  $0_T$  gate, where it is multiplexed with other input charge packets to form a serial data stream which is later converted to a voltage at the output. For proper operation, the CCD integration period,  $T_i$  must be small to allow numerous samples of gate voltage during the detector sample interval, T. This permits the input to operate with a high enough current to supress the input circuit noise and CCD readout noise.

Post processing of the CCD data enables the original gate voltage signal to be recovered. Figure 4-5 illustrates the processing steps applied to the raw CCD output from a single input. For array operation, this is done in parallel for each input. First, a logarithmic amplifier is employed to compensate for the exponential gain of the CCD input circuit. Then, a matched filter followed by a summing operation performs the subtraction of samples within the sample interval.

The differencing maximises the output signalto-noise ratio by removing the reset KTC noise and suppressing the CCD input 1/f noise. In addition, fixed offsets due to threshold voltage variations on the inputs are removed. The resulting value after differencing is related to the amplitude of the voltage ramp on the detector.

Calibration of the focal plane requires measurements of known background fluxes to compute both offset and gain compensation tables. These tables account for detector responsivity variations and are used to normalize the response from each detector in the focal plane.

The small signal equivalent circuit for the input structure is shown in Figure 4-6. Current from the detector is bandlimited by the RC network consisting of the detector resistance,  $R_0$ , and the capacitance, C, which includes the diffusion capacitance of the detector, the capacitance on the CCD gate, and any stray capacitance associated with the detector/CCD interconnect structure. The total detector noise on the CCD input gate is:

$$V_{d}^{2} = [2qI\phi + 4 \text{ kT/R}_{o}] \frac{R_{o}^{2}}{1 + (\omega R_{o}C)^{2}} (V^{2}/Hz)$$



1

0

 $\left[\right]$ 

 $\left[ \right]$ 

[]

 $\left[ \right]$ 

 $\begin{bmatrix} \end{bmatrix}$ 

[]

[]

0

0

]

 $\square$ 

0

0

Figure 4-4. Resettable Gate Coupled Analysis - Gate Voltage Waveform



OUTPUT AFTER MATCHED FILTERING



where the first term is the photo-induced shot noise, and the second is the detector Johnson noise. Virtually, no detector 1/f noise is expected while operating a zero bias. The CCD noise referred to a voltage on the gates is:

$$V_{CCD}^{2} = \frac{\delta kT}{C_{ox}^{2} A_{s} f^{0.84}} + \frac{1}{g_{m_{s}}^{2}} 2qI_{CCD} + \frac{2q^{2}}{t_{i}} (N_{T})^{2}$$

The first term is the gate 1/f noise, where  $C_{OX}$  is the capacitance on the gate, Ag the area of the gate, and F a processing dependent parameter which has been measured to vary from 2.5 pfd to 250 pfd on Honeywell devices. The last two terms represent the input channel shot noise and the noise associated with transfer of charge along the CCD. The parameter, N<sub>T</sub> represents the number of rms noise electrons generated

t



Figure 4-5. Small Signal Equivalent Circuit

during the transfer process. The transconductance,

is related to the CCD operating current. The higher the CCD current, the more suppression of the two noise terms in the brackets. In normal operation this current is set by the CCD integration time,  $t_i$  and the charge capacity of the CCD.

A representative power spectrum of the various noise sources are shown in Figure 4-7 and Table 4-2 lists all the parameters required to generate the figure. The detector terms are rolling off because of the extremely low bandwidth of the voltage generated on the input gate.

The post processing matched filter operation modifies the noise spectrum in the figure by:

| $\int \sin^2 \left(\frac{\pi fT}{2}\right)^2$ |   | Г     | $(\pi rr)$                     |
|-----------------------------------------------|---|-------|--------------------------------|
| $\left[\frac{\pi fT}{2}\right]^2$             | * | 2 sin | $\left(\frac{x_{j}}{2}\right)$ |

where the first factor is due to the summing of sample over half the sample time T, the second factor is a result of differencing. The calculated rms noise voltage for each component is listed in Table 4-3. The CCD 1/f noise dominates the photon shot noise. The next significant noise source is the detector Johnson noise. The total noise referred to the input gate is a 2.8  $\mu$ V rms and a noise figure of 2.0 for the detector/CCD system is predicted. A signal of 62  $\mu$ V is generated on the gate during a 10 minute sample period, but because of the differencing operation, this is reduced to 31  $\mu$ V. The signalto-noise ratio for the system is 11. This was calculated assuming a minimum flux of 7 x 10<sup>7</sup> photons/s-cm<sup>2</sup> collected by an f/28 optical system and incident upon a 2 mil x 2 mil detector.

The results are based on an ideal switch placed across the detector. In practice, this switch will be a MOS device that will introduce additional leakage current on the reset node and a source of voltage pick-up due to the reset clock. The leakage current can be minimized by using a minimum geometry source on the MOSFET switch and the pickup can be substantially reduced by using a screen gate adjacent to the source. Additional clock voltage pick-up on the input gate due to other CCD clocks must also be suppressed, by electrically shielding the detector array from clocks used on the CCD. This is done by fabricating the device with a blanket metal layer and tieing it to a dc potential.



FREQUENCY (Hz) NOISE VOLTAGE ON INPUT GATE BEFORE SIGNAL PROCESSING

Ŧ,

è,

Figure 4-7. Noise Voltage on Input Gate Before Signal Processing

A LANDA AND AND A LANDA AND

Table 4-2. LIST OF INPUT PARAMETERS USED BY NOISE MODEL

Ì

Û

[]

[]

Ũ

0

[]

0

B

0

| Flux = 7E7*P1/(4*28 <sup>2+1</sup> )                                                                                                                       | Incident flux                                                                                                                                      |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $R_0A = 2E12$                                                                                                                                              | R <sub>o</sub> A of diode                                                                                                                          |  |
| $A_d = 2.58E-5$                                                                                                                                            | Detector area                                                                                                                                      |  |
| $C_d = 1.5E-12$                                                                                                                                            | Detector capacitance                                                                                                                               |  |
| $C_{0x} = 6.28E-8$                                                                                                                                         | Oxide capacitance per cm <sup>3</sup>                                                                                                              |  |
| $\mu = 1500$                                                                                                                                               | Mobility of carriers                                                                                                                               |  |
| $T_{CCD} = 60$                                                                                                                                             | CCD operating temperature                                                                                                                          |  |
| $N_{eff} = 0.60$                                                                                                                                           | Diode quantum efficiency                                                                                                                           |  |
| $G_a = 4.0E-11$                                                                                                                                            | CCD 1/f noise parameter                                                                                                                            |  |
| $N_g = 1.8$                                                                                                                                                | Gate n factor                                                                                                                                      |  |
| $Z_g = 3.0E-3$                                                                                                                                             | Integrating gate width                                                                                                                             |  |
| $L_g = 6E-4$                                                                                                                                               | Integrating gate length                                                                                                                            |  |
| Q <sub>e</sub> = 1.602E-19                                                                                                                                 | Electron Charge Coulombs                                                                                                                           |  |
| K = 1.380662E-23                                                                                                                                           | Boltzman Constant Joule/kelvin                                                                                                                     |  |
| $R_{o} = R_{o}A/A_{d}$ $C_{g} = L_{g}*Z_{g}*C_{ox}$ $C_{stray} = C_{g}/2$ $C_{sum} = C_{g} + C_{d} + C_{stray}$ $T_{i} = 1E-3$ $I_{CCD} = 5E6*Q_{e}/T_{i}$ | Detector zero bias resistance<br>CCD gate capacitance<br>Stray capacitance<br>Total input capacitance<br>CCD integration time<br>CCD input current |  |

4-10

## Table 4-3. RESULTS OF NOISE ANALYSIS

and a second sec

• • • •

· •

**U**1

| System Parameters<br>Observation Interval<br>Photon Flux<br>Optical f#<br>Detector R <sub>0</sub> A<br>Quantum Efficiency                                           | 10 Minutes<br>7 x 10 <sup>7</sup> Photons/(s, cm² Hemisphere)<br>28<br>2 x 10 <sup>12</sup> Ω-cm²<br>60% |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Signal and Noise After Signal Processing<br>Photon Shot Noise<br>Detector Johnson Noise<br>CCD 1/f Noise (550 Å Gate Oxide)<br>CCD Shot Noise<br>CCD Transfer Noise | 1.4 μVrms<br>1.2 μVrms<br>2.1 μVrms<br>0.01 μVrms<br>0.003 μVrms                                         |
| Total Noise<br>Signal Voltage<br>Signal to Noise Ratio<br>System Noise Figure                                                                                       | 2.80 μVrms<br>31.2 μV<br>11<br>2                                                                         |

The state of the second st

### SECTION 5 LOW TEMPERATURE CCD MEASUREMENTS

Low temperature operation of the FPA is required to obtain the high sensitivity potential of the photo-voltaic detectors. A practical lower limit for the operating temperature will be determined by the CCD performance. As temperature is reduced, the CCD transfer efficiency degrades and is accompanied by an increase in transfer noise. Of much less importance is the dark current level within the CCD, which fortunately decreases rapidly with lower operating temperatures. By employing the RGC CCD approach, with sufficient input ~urrent gain, the contribution of the transfer noise and dark current can be substantially reduced.

To study the teraperature dependence of CCD performance, two types of Honeywell manufactured CCDs were selected and evaluated at temperatures ranging from 35 K to 300 K. Table 5-1 contains the pertinent design parameters for the two CCD types. The first device is a 128 bit, 2 phase buried channel device and the second is a 20 bit, 3 phase surface channel CCD. Functional CCD operation was observed on these CCDs down to 35 K, but their performance was limited by poor transfer efficiency.

#### CCD Dark Current

The dark current requirements for a CCD incorporated into a focal plane for space application, could require a dark current level of less than 1 fA/cm<sup>2</sup> if no pre-amplification of the detector signal is employed. Fortunately, Honeywell's approach, using the RGC input circuit does provide significant input gain thus relaxing the dark current requirements. Figure 5-1 shows that the measured dark current decreases exponentially with temperature on the 2178 device. The dark current was already less than 1 pA/cm<sup>2</sup> at 220 K and below our measurement capability. At temperatures  $\leq$  80 K the dark current is expected to be insignificant with our gate coupled approach.

#### **CCD Transfer Efficiency & Transfer Noise**

The integrity of a charge packet transferred through a CCD is effected by the efficiency of each transfer and the noise associated with the transfer process.

The small fraction of charge loss from each charge packet to the succeeding charge packet in the transfer process contributes a form of

|           |                         | -                  | *                  |                                |
|-----------|-------------------------|--------------------|--------------------|--------------------------------|
| CCD       | Туре                    | Register<br>Length | Bit Length<br>(µm) | Charge Capacity<br>(Electrons) |
| 2178      | 2-Phase Buried Channel  | 128 Bits           | 50                 | 18 x 10°                       |
| 3027-R381 | 3-Phase Surface Channel | 20 Bits            | 26                 | 6 x 10 <sup>6</sup>            |

Table 5-1. CCD Test Vehicles





cross-talk in the multiplexed signals packets within the CCD and can limit overall system performance. Figures 5-2 and 5-3 illustrate the transfer efficiency of the two types of CCDs used in this study at four different temperatures. Similarly, the transfer noise can become the dominant readout noise in the focal plane

and must be accounted for in modeling device performance.

5

N.

 $\mathbb{R}$ 

The transfer efficiency and associated noise are dependent upon the trap density and trap time constants which are temperature dependent parameters and to some extent can be OF POOR QUALITY



Figure 5-2. Surface Channel Transfer Efficiency Data (No Fat Zero)



5-4

E

8

controlled through appropriate CCD processing. CCD design factors can also influence the transfer mechanisms, such as gate length, surface or buried channel, and the number of transfers per bit. Finally, proper operation of the CCD is used to optimize the transfer process. The data rate and clock waveforms are important as well as the use of a fat zero bias charge level in the register.

and a second

Figures 5-4 through 5-8 illustrate the dependence of the transfer efficiency on temperature, data rate, and bias charge for both the surface channel and buried channel CCD. A summary of the transfer efficiency measurement is shown in Table 5-2.

In addition to the systematic loss of charge from each charge packet, there exists random fluctuations in the loss affecting the size of the charge packets being transferred, which therefore introduce noise. This so-called transfer noise has a distinguishable spectral characteristic. This is because the loss of charge from one packet must show up as a corresponding increase in charge in succeeding packets which produce a correlation in the fluctuations in adjacent charge packets. The transfer noise spectrum has the form of:

$$S_T(f) \propto \frac{4\eta\Delta \overline{Q}_{tr}^2}{q^2} f_C (1-\cos 2\Pi f/fc)^{1}$$

where  $\eta$  is number of transfers,  $\Delta Q_{tr}^2$  is the variance of the charge per transfer, and  $f_c$  the clock rate for the CCD.

For performance modeling, the transfer noise in each packet is expressed in terms of RMS electrons;

$$N_T = \left[\frac{2\eta \overline{\Delta Q_{\prime\prime}}^2}{q}\right]^{1/2}$$

Measurement of a two-phase, 128 bit buried channel CCD operating at 80 K is shown in Figure 5-9. For small charge packet size, less than 6 percent of the full well size, noise is dependent of the charge packet size. Above the 6 percent level, the transfer noise is independent of the charge packet size, and is above  $1 \times 10^3$ rms noise electrons. For a charge capacity of 1.8  $\times 10^7$  electrons a dynamic range of 1.8  $\times 10^4$ , or 85 dB is attainable with the CCD structure.

The dependence of  $N_{\tau}$  on the number of transfers shown in Figures 5-10 and 5-11. Since theoretical analysis would indicate that  $N_{\tau} \alpha n^{0.5}$ , this measurement 0.44 for the exponent is within reason. Typical measurements of the transfer noise as a function of temperature shown in Figure 5-12. Lowering the temperature from 80 K to 60 K causes the buried channel transfer noise to almost double to 2150 rms noise electrons.

For the 20 bit three phase surface channel device the characteristic transfer noise spectrum was not discernible above the flatband noise. Therefore, the measurement shown in Table 5-3 indicates an uper limit to the transfer noise. This data was generated by injected charge in a low noise fill and spill mode into parallel fat zero inputs, measuring the noise spectrum of a single selected channel and corresponding rms noise. The transfer noise increases as the temperature is decreased but not as fast as observed with the buried channel device. Also, it should be mentioned that this surface channel device has about 1/3 the charge capacity of the buried channel device and therefore its transfer noise must scale proportionally.

In conclusion, a set of CCD design recommendations for space FPA application has been generated based on the low temperature noise analysis and associated measurements:

<sup>1.</sup> K.K. Thornber & M.F. Tom Psett, IEEE Trans. Electron Devices, VOL ED-20 pp. 456, Apr. 1973



Figure 5-4. Surface Channel Transfer Efficiency: Fat Zero Dependence

- Minimize number of transfers
- Use minimum geometry gate sizes
- Use surface channel for operation below 50 K
- Use buried channel for operation above 80 K
- Use moderate readout rates (suggest <100 kHz)
- Maximum CCD charge to voltage output gain

Finally, an estimate of the transfer noise expected on a  $64 \times 64$  staring array designed for space applications is shown in Table 5-3.

The estimate is obtained by properly scaling the measured transfer noise data which depends on the square root of the number of transfers and

5-6





approximately the square root of its charge capacity. For the 64 x 64 array the maximum charge capacity is  $1 \times 10^6$  electrons and the maximum number of bits that the signal must be transfered is 128. The analysis indicates that less than 600 rms noise electrons are generated

at 60 K due to the readout process. By using preamplification of the signal at the CCD input, as intended with the proposed RGC approach, the noise level can be made virtually insignificant to the total noise of the system.











ÖRIGINAL PAGE IS OF POOR QUALITY

à



TRANSFER EFFICIENCY IS REDUCED FOR 50K OPERATION BUT CAN BE INCREASED THROUGH ADDITION OF A FAT ZERO BIAS CHARGE AND THROUGH REDUCTIONS IN CLOCK RATE

Figure 5-8. Transfer Efficiency Dependence on Frequency and Temperature

| Table 5-2. | TRANSFER | <b>EFFICIENCY DATA</b> |
|------------|----------|------------------------|
|------------|----------|------------------------|

#### Conclusions

- Functional CCD operation obtained down to 35 K
- Use of fat zero charge improves transfer efficiency at all temperatures
- Transfer efficiency for both surface and buried channel devices decreases with temperature below 80 K
- Buried channel devices are preferred for operation at 80 K and above
- Surface channel devices are preferred for operation at 50 K and below
- Best transfer efficiency at 50 K on tested devices is 0.9996 at

 $F_{C} = 500$  Hz and 10% fat zero

γų



a in the second

}

 $\left[ \right]$ 

 $\left[ \right]$ 

Û

 $\left[ \right]$ 

[]

 $\left[ \right]$ 

 $\left[ \right]$ 

 $\left[ \right]$ 

0

[]

0

 $\left[ \right]$ 









### Table 5-3. NOISE MEASUREMENT OF 3027 CCD INDICATES UPPER LIMIT

#### Fill and Spill into Parallel Fat Zero Inputs (0.5V Wells) Channel Frequency 55 kHz

Readout Noise (e 1045)

アや日日

ŀ

U

Π

 $\left[ \right]$ 

 $\left[\right]$ 

ß

A

B

| Channel | 300 K | 80 K   | 60 K | 35 K  |
|---------|-------|--------|------|-------|
| #1      | 390   | 395    | •    | •     |
| #4      | -     |        | 848  | -     |
| #5      | -     | ······ | -    | 1,420 |
| #19     | •     | *      | -    | 1,938 |
| #20     | 455   | 570    | 875  | -     |

Readout Noise Increases at Lower Temperatures

## Table 5-4. ESTIMATE OF EXPECTED READOUT NOISE FOR A LOW BACKGROUND 64 x 64 STARING CCD

Maximum Number of Trans/ers: 128 Bits Charge Capacity: 1 x 10<sup>6</sup> Electrons

|                                    |       | Temperature | • <u>•</u> •••••••••••••••••••••••••••••••••• |
|------------------------------------|-------|-------------|-----------------------------------------------|
| Channel Type                       | 300 K | 80 K        | 60 K                                          |
| Surface Channel<br>(Readout Noise) | 205   | 257         | 394                                           |
| Buried Channel<br>(Xfer Noise)     | 100   | 289         | 507                                           |

These noise levels become insignificant when RGC input with current gain is used.