PhD Dissertation SUMMARY

CONTRIBUTION TO THE MODELLING AND DESIGN OF LOW POWER AND LOW OVERSAMPLED CONTINUOUS TIME SIGMA DELTA MODULATORS.

Original Title:
CONTRIBUCIÓN AL MODELADO Y DISEÑO DE MODULADORES SIGMA-DELTA EN TIEMPO CONTINUO DE BAJA RELACIÓN DE SOBREMUESTREO Y BAJO CONSUMO DE POTENCIA

AUTHOR: SUSANA PATÓN ÁLVAREZ
SUPERVISOR: Dr. LUIS HERNÁNDEZ CORPORALES
LEGANÉS, 2004
Preface

Continuous-Time Sigma-Delta modulators are often employed as analog-to-digital converters. These modulators are an attractive approach to implement high-speed converters in VLSI systems because they have low sensitivity to circuit imperfections compared to other solutions.

This dissertation is a contribution to the analysis, modeling and design of high-speed Continuous-Time Sigma-Delta modulators. The resolution and the stability of these modulators are limited by two main factors, excess-loop delay and sampling uncertainty. Both factors, among others, have been carefully analyzed and modeled.

A new design methodology is also proposed. It can be used to get an optimum high-speed Continuous-Time Sigma-Delta modulator in terms of dynamic range, stability and sensitivity to sampling uncertainty. Based on the proposed design methodology, a software tool that covers the main steps has been developed.

The methodology has been proved by using the tool in designing a 30 Megabits-per-second Continuous-Time Sigma-Delta modulator with 11-bits of dynamic range. The modulator has been integrated in a 0.13-µm CMOS technology and it has a measured peak SNR of 62.5dB.

The dissertation has been originally written in Spanish. This document is only a summary of the main chapters and contributions and should be considered as a complement of the original work. The main tables and figures have been translated, and references have been included again to help the reader.
Index

INDEX OF TABLES........................................................................................................................................ 5

INDEX OF FIGURES...................................................................................................................................... 7

GLOSSARY.................................................................................................................................................... 11

1. DESIGN METHODOLOGIES FOR CONTINUOUS-TIME SIGMA-DELTA MODULATORS.............................................. 13
   1.1 NTF DESIGN ........................................................................................................................................... 15
      1.1.1 Design technique based on impulse invariance response .............................................................. 15
      1.1.2 Design on continuous-time domain ................................................................................................. 18
      1.1.3 Linear models comparative ............................................................................................................. 19
   1.2 LOOP-FILTER TOPOLOGIES .................................................................................................................. 24
      1.2.1 State-space description .................................................................................................................. 24
      1.2.2 Particular case: chain of integrators ............................................................................................... 26
   1.3 SIMULATION METHODS, CAD TOOLS .............................................................................................. 30

2. ANALYSIS AND MODELING OF EXCESS-LOOP DELAY AND CLOCK JITTER IN CT-SDMS.............................................. 33
   2.1 EXCESS-LOOP DELAY ........................................................................................................................ 33
      2.1.1 ELD analysis by means of analog phase margin ........................................................................... 41
      2.1.2 Compensation methods ................................................................................................................. 42
   2.2 CLOCK JITTER ..................................................................................................................................... 43
      2.2.1 Analysis of timing errors in the sampler ......................................................................................... 44
      2.2.2 Analysis of timing errors in D/A converters .................................................................................. 44
      2.2.3 Fast simulation model .................................................................................................................... 46
      2.2.4 Jitter sensitivity optimization by NTF modification ...................................................................... 48
3. CONTRIBUTIONS TO CT-SDM DESIGN METHODOLOGY ........................................51

3.1 USING ANALOG PHASE MARGIN TO STABILIZE AND OPTIMIZE A CT-SDM .......................51

3.2 PROPOSED DESIGN METHODOLOGY ........................................................................52

3.2.1 Step 1: Initial parameters setting ........................................................................54

3.2.2 Step 2: Start point search ......................................................................................54

3.2.3 Step 3: Optimization process ................................................................................56

3.2.4 Step 4: Architecture selection ..............................................................................58

3.2.5 Step 5: Linear and non-linear effects simulation ....................................................64

3.3 DEVELOPMENT OF A SOFTWARE TOOL FOR CT-SDMs DESIGN ...............................65

3.3.1 Algorithm for $H_s(s)$ pole placement (Step 2) .....................................................65

3.3.2 Algorithm for initial point search (Step 2) .............................................................66

3.3.3 Algorithm for optimum search (Step 3) ..................................................................68

3.3.4 Considered topologies (Step 4) ..............................................................................68

3.3.5 Algorithm for state-space scaling (Step 4) .............................................................69

3.4 DEVELOPMENT OF A MATLAB TOOL: ANATEST ....................................................70

4. APPLICATION EXAMPLE: A 4TH ORDER CT-SDM .....................................................77

4.1 DESIGN SPECIFICATIONS .........................................................................................78

4.2 TECHNOLOGY .............................................................................................................79

4.3 SETTING OF MODULATOR ORDER, QUANTIZER RESOLUTION AND OSR ............79

4.4 CONTINUOUS-TIME LOOP FILTER ..........................................................................81

4.5 ARCHITECTURE SELECTION .....................................................................................84

4.6 COEFFICIENTS SETTING .........................................................................................86

4.7 SENSITIVITY TO PROCESS VARIATIONS ..................................................................87

4.8 SENSITIVITY TO D/A NON-LINEARITY .................................................................89

4.8.1 Behavioral model ...................................................................................................89

4.8.2 Simulation results ..................................................................................................91

4.9 SENSITIVITY TO CLOCK JITTER ............................................................................91

4.10 CIRCUIT BLOCKS .......................................................................................................92

5. EXPERIMENTAL RESULTS .......................................................................................93
5.1 CHIP ARCHITECTURE........................................................................................................ 93

5.2 MEASUREMENTS........................................................................................................ 94
  5.2.1 Dynamic Range and SNR ....................................................................................... 95
  5.2.2 Sensitivity to coefficient variation ....................................................................... 97
  5.2.3 Sensitivity to excess-loop delay ........................................................................... 98
  5.2.4 Sensitivity to clock jitter ...................................................................................... 99

REFERENCES .................................................................................................................. 101

PUBLICATIONS ............................................................................................................... 107
Index of tables

Table 3.1 Normalized NTF zero locations that minimize in-band quantization noise power .................................................. 65
Table 3.2 Comparative of several characteristic functions ............................................ 66
Table 4.1 Design specifications .................................................................................. 78
Table 4.2 Design summary ........................................................................................ 82
Table 4.3 Initial coefficients set ................................................................................ 86
Table 4.4 Coefficient set after scaling ...................................................................... 87
Table 5.1 Summary .................................................................................................... 97
Index of figures

Figure 1.1 CT-SDM Block diagram (a) and its linear model (b) ................................. 14

Figure 1.2 CT-SDM open-loop block diagram (a) and DT-SDM open-loop block diagram (b) ................................................................. 16

Figure 1.3 Linear model to analyze stability of CT-SDMs according to [Bre01] .......... 19

Figure 1.4 Linear models considered in the comparative. a) Design technique based on impulse invariance. b) Design in continuous-time domain .... 20

Figure 1.5 Comparison between models when $h_c(0) < C$ ........................................ 21

Figure 1.6 Comparison between models when $h_c(0) \to \infty$ ...................................... 21

Figure 1.7 Transient simulations of $h_c(0) < C$ modulator with several quantizer resolutions ........................................................................................................... 22

Figure 1.8 Transient simulations of $h_c(0) \to \infty$ modulator with several quantizer resolutions ......................................................................................................................... 23

Figure 1.9 CT-SDM Block diagram .............................................................................. 25

Figure 1.10 CT-SDM Generic architecture based on a chain of integrators ............... 29

Figure 2.1 CT-SDM Block diagram .............................................................................. 34

Figure 2.2 CT-SDM Extended block diagram ............................................................... 35

Figure 2.3 Feedback loop impulse response (D/A and ELD) .................................... 35

Figure 2.4 CT-SDM Open loop block diagram and its equivalent discrete-time counterpart ......................................................................................................................... 36

Figure 2.5 Example of a delayed D/A impulse response ............................................. 36

Figure 2.6 Second-order CT-SDM block diagram ...................................................... 38

Figure 2.7 $NTF(z)$ Root-locus as a function of $\tau_d$, where continuous-time loop-filter is given by (2.9) ........................................................................................................................................ 38

Figure 2.8 $NTF(z)$ Root-locus as a function of $\tau_d$, where continuous-time loop-filter is given by (2.9) and the corresponding CT-SDM is shown in fig. 2.9 ........................................................................................................ 39
Figure 2.9 CT-SDM Block diagram corresponding to (2.10) ................................................. 39

Figure 2.10 $\tilde{N}\tilde{T}F(z)$ Root-locus as a function of $\tau_d$, where continuous-time
loop-filter is given by (2.11) and the corresponding CT-SDM is
shown in fig. 2.9 ........................................................................................................ 40

Figure 2.11 CT-SDM with clock jitter ................................................................................ 43

Figure 2.12 Integration errors as a consequence of clock jitter ........................................ 45

Figure 2.13 Area error equivalency between a time dependant model and an
amplitude dependant model ...................................................................................... 45

Figure 2.14 Simplified model of clock jitter influence on a CT-SDM ......................... 46

Figure 2.15 Simulink model of a 4th order CT-SDM ..................................................... 47

Figure 2.16 Comparison between proposed model and conventional model ............ 47

Figure 2.17 Graphical example of the jitter optimization process of a CT-SDM .... 49

Figure 3.1 Discrete-time linear model ............................................................................. 53

Figure 3.2 CT-SDM Block diagram .............................................................................. 55

Figure 3.3 Open-loop block diagram .......................................................................... 55

Figure 3.4 Step 2 Flow diagram. (*) Conditions are (3.5), (3.6) and (3.7) .............. 67

Figure 3.5 Step 3 Flow diagram. (*) Objective function is the figure of merit
(3.27) and the restrictions are (3.13). ..................................................................... 69

Figure 3.6 Screen capture of the graphic interface of OPTOOL: A tool for
optimum state-space scaling [Fur04] ....................................................................... 70

Figure 3.7 Graphic interface of ANATEST ..................................................................... 71

Figure 3.8 Flowchart of design process and how to follow it with ANATEST .......... 71

Figure 3.9 Data Entry block ......................................................................................... 72

Figure 3.10 Control block ............................................................................................. 72

Figure 3.11 Output linear analysis block: Bode diagrams ............................................. 73

Figure 3.12 Output linear analysis block: pole-zero map of $H_s(z)$ ......................... 73

Figure 3.13 Output linear analysis block: pole-zero map of $\tilde{N}\tilde{T}F(z)$ ..................... 74

Figure 3.14 Menu block: Report menu ........................................................................ 74
Figure 3.15 Menu block: general menu ................................................................. 75

Figure 4.1 DT-SDMs classified by SNR. NTF infinity norm is optimized on each combination for the quantizer resolution .......................................................... 80

Figure 4.2 DT-SDMs classified by SNR. NTF infinity norm is 1.5 in every combination ................................................................. 80

Figure 4.3 DT-SDMs classified by SNR. SNR is averaged between modulators designed with 1.5 and optimized NTF infinity norm ............................................. 81

Figure 4.4 Screen capture of a preliminary version of ANATES tool .................. 82

Figure 4.5 Dynamic Range (from preliminary version of ANATEST) ................... 83

Figure 4.6 Power spectral density of the output signal when the CT-SDM is simulated with a -2dB tone at 2MHz (from preliminary version of ANATEST) .......... 83

Figure 4.7 CT-SDM Block diagram .................................................................. 84

Figure 4.8 Selected architecture .................................................................. 85

Figure 4.9 Simulated tolerance to fbe variation ............................................. 89

Figure 4.10 Simulated tolerance to ELD .......................................................... 89

Figure 4.11 Behavioral model with non-linear D/A and dynamic element matching technique .......................................................... 90

Figure 4.12 Averaged output spectra among 10 8192-points simulations .......... 91

Figure 4.13 Simulated tolerance to clock jitter ............................................. 92

Figure 5.1 Testchip architecture [Gia03a] ......................................................... 93

Figure 5.2 Lay-out ......................................................................................... 94

Figure 5.3 PCB photo ...................................................................................... 94

Figure 5.4 Output spectrum with single-tone input ........................................ 95

Figure 5.5 Output spectrum with two-tones input .......................................... 96

Figure 5.6 Measured Dynamic Range ............................................................. 96

Figure 5.7 Dynamic range of stable modulators against fbe variation .............. 98

Figure 5.8 Dynamic range of stable modulators against excess-loop delay variation .......................................................... 98
Index of figures

Figure 5.9 Clock Jitter sensitivity ................................................................. 99
## Glossary

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>A/D</td>
<td>Analog-to-Digital (Converter)</td>
</tr>
<tr>
<td>CAD</td>
<td>Computer-Aided Design</td>
</tr>
<tr>
<td>CMOS</td>
<td>Complementary Metal-Oxide-Semiconductor (Technology)</td>
</tr>
<tr>
<td>CT-SDM</td>
<td>Continuous-Time Sigma-Delta Modulator</td>
</tr>
<tr>
<td>D/A</td>
<td>Digital-to-Analog (Converter)</td>
</tr>
<tr>
<td>DNL</td>
<td>Differential Non-Linearity</td>
</tr>
<tr>
<td>DR</td>
<td>Dynamic Range</td>
</tr>
<tr>
<td>DT-SDM</td>
<td>Discrete-Time Sigma-Delta Modulator</td>
</tr>
<tr>
<td>DWA</td>
<td>Data Weighted Averaging (Dynamic element matching algorithm)</td>
</tr>
<tr>
<td>ELD</td>
<td>Excess-Loop Delay</td>
</tr>
<tr>
<td>ENOB</td>
<td>Effective Number Of Bits</td>
</tr>
<tr>
<td>HD2</td>
<td>Second harmonic power divided by input power</td>
</tr>
<tr>
<td>HD3</td>
<td>Third harmonic power divided by input power</td>
</tr>
<tr>
<td>HDi</td>
<td>i-th harmonic power divided by input power</td>
</tr>
<tr>
<td>IIR</td>
<td>Infinite Impulse Response</td>
</tr>
<tr>
<td>IM3</td>
<td>Third intermodulation product</td>
</tr>
<tr>
<td>INL</td>
<td>Integral Non-Linearity</td>
</tr>
<tr>
<td>MFB</td>
<td>Multiple feedback</td>
</tr>
<tr>
<td>MFF</td>
<td>Multiple Feedforward</td>
</tr>
<tr>
<td>Abbreviation</td>
<td>Full Form</td>
</tr>
<tr>
<td>--------------</td>
<td>-----------</td>
</tr>
<tr>
<td>MFF&amp;FB</td>
<td>Multiple Feedforward and multiple feedback</td>
</tr>
<tr>
<td>MOS</td>
<td>Metal-Oxide-Semiconductor</td>
</tr>
<tr>
<td>NRZ</td>
<td>Non-Return-to-Zero</td>
</tr>
<tr>
<td>NTF</td>
<td>Noise Transfer Function</td>
</tr>
<tr>
<td>OSR</td>
<td>OverSampling Ratio</td>
</tr>
<tr>
<td>RZ</td>
<td>Return-to-Zero</td>
</tr>
<tr>
<td>SFDR</td>
<td>Spurious-Free Dynamic Range</td>
</tr>
<tr>
<td>SNDR</td>
<td>Signal-to-Noise-and-Distortion Ratio</td>
</tr>
<tr>
<td>SNR</td>
<td>Signal-to-Noise Ratio</td>
</tr>
<tr>
<td>SPI</td>
<td>Serial Programming Interface</td>
</tr>
<tr>
<td>STF</td>
<td>Signal Transfer Function</td>
</tr>
</tbody>
</table>
Chapter 1

Design methodologies for Continuous-Time Sigma-Delta Modulators

This chapter summarizes the design techniques for low-pass Continuous-Time Sigma-Delta Modulators (CT-SDM) that are published in the technical literature.

The first section deals with different methods of specifying the NTF of a CT-SDM. The second section discusses architecture selection. Finally, the last section refers the most used tools in the design of CT-SDM.

NTF specification is the first step in a CT-SDM design process. The achieved resolution and stability margin depends on NTF selection.

Consider the block diagram of a CT-SDM and its linear model, both shown in fig. 1.1. The model has a filter block with two inputs and one output. This filter imposes the NTF and STF of the modulator. The NTF of this linear model has a complex computation that will be shown during this chapter.

Nevertheless consider a discrete-time system equivalent to the system shown in fig. 1.1. It can be shown that the dynamic range is given by [Car97]

\[
DR = \frac{s_o^2}{n_o^2} = \frac{3}{2} \cdot \frac{2n+1}{\pi^{2n}} \cdot (2^n - 1)^2 \cdot OSR^{2n+1}
\]  

(0.1)

where

- \(s_o^2\) = power of a full-scale tone

- \(n_o^2\) = quantization noise in-band power
Chapter 1. Design methodologies for Continuous-Time Sigma-Delta Modulators

- \( n \) = modulator order
- \( N \) = quantizer resolution in bits
- \( OSR \) = Oversampling ratio

\[
\begin{align*}
\text{Figure 1.1 CT-SDM Block diagram (a) and its linear model (b)}
\end{align*}
\]

In an ideal case the dynamic range matches the maximum SNR at the output of a CT-SDM. In practice the maximum SNR is limited by large signal stability.

Equation (0.1) has been obtained assuming the following NTF.

\[
\text{NTF} (z) = (1 - z^{-1})^n
\]  

(0.2)
This NTF corresponds to a filter block composed of a chain of integrators. But the filter block can be implemented with other different strategies, not only with a chain of integrators, as first- and second-order modulators are usually defined.

The design process depends on a proper selection of NTF, which has to be adequate to modulator specifications, and this selection restricts the design of the blocks shown in fig. 1.1.a

1.1 NTF design

There are several publications about CT-SDM design techniques, with different approaches to the analysis of stability, and different approaches to the feasible implementations. This section deals with most common and used methods for the design of CT-SDMs.

There are two main design techniques. One is based on the design of a Discrete-Time Sigma-Delta Modulator (DT-SDM) first, to compute an equivalent CT-SDM afterwards. The other one is based on a full design in continuous-time.

1.1.1 Design technique based on impulse invariance response

This method uses a mathematical transformation to find a CT-SDM that implements the NTF designed in discrete-time domain.

The first researcher who used this technique was James C. Candy. The work described in [Can85] has been widely referenced. It is a second order DT-SDM with two feedback paths and, nowadays it is considered as the standard second order Sigma-Delta modulator. Candy uses the impulse invariant method to find an equivalent continuous-time implementation.

There are some other works that use a bilinear transformation [Bro90] or a modified Z-transform [Hor90] in the design of CT-SDMs or in their modeling. In this work we prefer the impulse invariance method because it fits better with the modulator behavior.
The impulse invariance method has been widely applied after the work published in [Can85]. The first works have used some previously well-known DT-SDMs as starting points. Impulse invariance was applied to obtain bandpass CT-SDMs in [Thu91] and [Sch94]. Afterwards R. Schreier proposed a methodology based on impulse invariance in [Sch96]. In that paper the linear blocks of the SDM are described using the state space representation. A similar approach but, without state space representation was followed by [Ben97]. Since that moment, there have been many publications about CT-SDMs. Most of them are summarized in [Che00], which also covers a systematic approach to every linear and non linear aspect of CT-SDMs. Last, [Ger02] adds to the methodology a proposal to select some fundamental parameters of the modulator (order, quantizer resolution, OSR).

Impulse invariance method is based on matching the impulse response of two equivalent systems. Consider the block diagram of a CT-SDM shown in fig. 1.1.a and its open-loop block diagram shown in fig. 1.2.a, where input signal has been removed. The continuous-time open-loop system has a discrete-time equivalent system with matched impulse response at sampling instants, such that

\[ Z^{-1}\{\tilde{H}_2(z)\} = L^{-1}\{P(s)H_2(s)\}\bigg|_{n=mT_s} \]  

(0.3)

![Figure 1.2 CT-SDM open-loop block diagram (a) and DT-SDM open-loop block diagram (b)](image)

The design methodology proposed in [Che00] consists of several steps, as follows:
Design methodologies for Continuous-Time Sigma-Delta Modulators

1. Design of a $N\tilde{F}(z)$ that meets the specifications. The following methods are available:
   - Using a standard or classical modulator
   - Using the method described in [Ada97a], [Sch03]
   - Using CLANS method, described in [Ken93]
   - Using the method described in [Ger02], which takes into account power consumption

2. $\tilde{H}_2(z)$ calculation by means of the linear model

   \[ N\tilde{F}(z) = \frac{1}{1 + \tilde{H}_2(z)} \Rightarrow \tilde{H}_2(z) = \frac{1}{N\tilde{F}(z)} - 1 \]  

3. D/A pulse type selection and $H_2(s)$ calculation by means of impulse invariance transformation (0.3).

4. Architecture selection and computation of its coefficients

5. Transient simulation of the architecture in a Spice-like simulator, including linear and non-linear effects.

6. $\tilde{H}_2(z)$ extraction from transient simulation by means of impulse invariance transformation, circuit parameters computation and tuning.

1.1.1.1 Sensitivities of the design technique based on impulse invariance

Circuit parameters computation is the main obstacle of this design technique because it is calculated by means of impulse invariance method applied on the result of a transient simulation.

First of all, discrete-time loop-filter ($\tilde{H}_2(z)$) usually has an infinite impulse response, which is a difficulty to numerically apply impulse invariance method. Applying impulse invariance method analytically is feasible but also difficult to implement in practice, except for particular cases.
On the other hand, the modeling of linear and non-linear effects needs to be accurate and the parameters computation has a strong dependency on this accuracy. The result is that the modulator can have a high sensitivity to process variations and/or other non-modeled effects.

Apart from circuit parameters computation, there is another weakness in this design technique. As long as it is based on a discrete-time NTF specification the system is usually optimized for discrete-time purposes, without taking care of some effects that only occurs on continuous-time domain. Excess-loop delay and sampling instant uncertainty are the main effects that usually limit the speed and resolution of CT-SDMs [Che00]. It should be interesting to specify a NTF optimized against these two effects.

1.1.2 Design on continuous-time domain

There is another design technique that is based on specifying a CT-SDM on continuous-time domain only [Bre01].

The technique consist of designing an analog filter, $H_2(s)$, such that

- The system in fig 1.3 is stable. To analyze stability the open-loop root locus is observed.
- The system meets a certain set of specifications (SNR, DR, etc.)

Apart from the above conditions, the design technique also proposes to analyze stability against large signals.

The stability is accomplished by using one of the topologies described in [Bre01] to implement the analog filter. These topologies are the continuous-time counterparts of the topologies described in [Ada97b].
1.1.2.1 Disadvantages of the design technique on continuous-time domain

The design technique based on continuous-time domain has two disadvantages as a consequence of the model shown in fig. 1.3.

First of all, the linear model shown in fig. 1.3 is only valid for single-bit CT-SDMs [Hof79].

Second, the model seems to be more adequate for CT-SDMs with high oversampling ratios since it has not included the sampling process that occurs inside the loop.

Apart from the model, the design technique has no reference on how to systematic solve the influence of excess-loop delay and sampling instant uncertainty.

1.1.3 Linear models comparative

This section shows a short comparative of the described design techniques. Each design technique has a linear model that is used to specify and/or analyze the modulator (see fig. 1.4). The comparative study uses both linear models to analyze the same CT-SDM.

We have selected for the comparison two 4th order CT-SDMs with an oversampling ratio of 12 and an excess-loop delay of 50% $T_s$. In both modulators the loop-filter $H_2(s)$ has same DC-gain and pole locations. One modulator has 3 zeros so that the initial value of $H_2(s)$, $h_2(0)$, is bounded. The other modulator has the same 3
zeros plus one extra zero, such that \( h_2(0) \to \infty \). The latter modulator corresponds to a modulator compensated for excess-loop delay while the former one is uncompensated [Che00, Luh00].

The selected CT-SDMs has been simulated using an ideal loop-filter, a null input signal and a random noise source (band-limited and with uniform distribution between \( \pm 1/(2^N - 1) \)) added at quantizer input. The output spectrum is compared with a computed power spectrum density. The computed spectrum comes from considering each one of the models described before with quantization error as the only input to the system.

\[
\frac{V(f)}{E(f)} = \text{NTF}(e^w) = \frac{1}{1 + H_2(e^w)}, \quad w = 2\pi f / f_c
\]

\[
\Delta H(z) = \left| \frac{P(s) \cdot H_1(s)}{P(s)} \right|_{w = 0}
\]

\[
\frac{V(f)}{E(f)} = \text{NTF}(j\omega) = \frac{1}{1 + H_2(j\omega) \cdot P(j\omega)}, \quad \omega = 2\pi f
\]

Figure 1.4 Linear models considered in the comparative. a) Design technique based on impulse invariance. b) Design in continuous-time domain

When the modulator has a loop-filter with bounded \( h_2(0) \), both models match roughly inside the range \( 0 \leq f \leq f_s / 2 \). But when \( h_2(0) \to \infty \), each model gives a different result.

Figures 1.7 and 1.8 show that none of the models fit with transient simulations. It is supposed that impulse invariance model fits better with simulation for low oversampling ratios and the opposite for high oversampling ratios.

The selected modulators are unstable with single-bit quantizers. This behavior is predicted by impulse invariance model because discrete-time NTF does not follow Lee rule [Nor97].
Figure 1.5 Comparison between models when $h_2(0) < C$

Figure 1.6 Comparison between models when $h_2(0) \rightarrow \infty$
Chapter 1. Design methodologies for Continuous-Time Sigma-Delta Modulators

Figure 1.7 Transient simulations of $h_c(0) < C$ modulator with several quantizer resolutions
Figure 1.8 Transient simulations of $h_2(0) \rightarrow \infty$ modulator with several quantizer resolutions
1.2 Loop-filter topologies

Loop-filter topology selection is a design step, no matter the employed design technique. Normally, a certain topology is chosen according to hardware restrictions, power consumption, and distortion and noise considerations. This section does not collect all these restrictions; some of them are given in chapter ¡Error! No se encuentra el origen de la referencia., with an application example. Instead of collecting all these restrictions, this chapter gives a general approach to loop-filter implementation possibilities.

1.2.1 State-space description

Grey block shown in fig. 1.9 is a two-inputs one-output linear system with transfer functions $H_1(s)$ and $H_2(s)$. This linear system can be described by means of its state-space equations, as follows,

$$\begin{align*}
\dot{x}_1(t) &= \begin{bmatrix} A_1 & \cdots & A_{i_n} \end{bmatrix} \begin{bmatrix} x_1(t) \\ \vdots \\ x_n(t) \end{bmatrix} + \begin{bmatrix} B_{i_1} & B_{i_2} \\ \vdots & \vdots \\ B_{i_n} & B_{i_n} \end{bmatrix} \begin{bmatrix} u(t) \\ -v(t) \end{bmatrix} \\
y(t) &= \begin{bmatrix} C_1 & \cdots & C_n \end{bmatrix} \begin{bmatrix} x_1(t) \\ \vdots \\ x_n(t) \end{bmatrix} + \begin{bmatrix} D_1 & D_2 \\ \vdots & \vdots \\ D_n & D_n \end{bmatrix} \begin{bmatrix} u(t) \\ -v(t) \end{bmatrix}
\end{align*}$$

(0.5)

where $n$ is modulator order and $x_i(t)$ is the $i$-th state variable.
State-space description can be summarized in an extended ABCD matrix of size \((n+1) \cdot (n+2)\).

\[
ABCD = \begin{pmatrix} A & B \\ C & D \end{pmatrix} = \begin{pmatrix} A_{11} & \cdots & A_{1n} & | & B_{11} & B_{12} \\ \vdots & \ddots & \vdots & | & \vdots & \vdots \\ A_{n1} & \cdots & A_{nn} & | & B_{n1} & B_{n2} \\ C_1 & \cdots & C_n & | & D_1 & D_2 \end{pmatrix}
\]

Equation (0.6) shows that NTF zeros, i.e. \(H_2(s)\) poles, are given by matrix \(A\) eigenvalues.

The system described by (0.5) may be implemented with \(n\) integrators and \(n^2 + 3n + 2\) coefficients at most. As long as transfer functions have \(n\) poles, the system is defined with a minimum of different \(3n + 2\) coefficients [Der90].
Chapter 1. Design methodologies for Continuous-Time Sigma-Delta Modulators

There are an infinite number of implementations of a unique transfer function. Each implementation corresponds to a certain state-space, given by

\[
\tilde{x}(t) = \begin{bmatrix} x_1 \\ \vdots \\ x_n \end{bmatrix}(t)
\]

There is a non-singular \( n \)-size \( T \) transformation matrix for each implementations pair \( \tilde{x} \) and \( \tilde{w} \) such that

\[
\begin{align*}
\tilde{w}(t) &= T \cdot \tilde{x}(t) \quad / |T| \neq 0 \\
\dot{\tilde{w}}(t) &= T \cdot A \cdot T^{-1} \cdot \tilde{w}(t) + T \cdot B \cdot \begin{bmatrix} u \\ -v \end{bmatrix}(t) \\
y(t) &= C \cdot T^{-1} \cdot \tilde{w}(t) + D \cdot \begin{bmatrix} u \\ -v \end{bmatrix}(t)
\end{align*}
\]

State-space selection depends on practical restrictions:

- STF and/or anti-aliasing filter specification
- Quantizer resolution
- Power consumption
- Harmonic distortion specification

1.2.2 Particular case: chain of integrators

Consider a low-pass CT-SDM. There are two choices to select \( A \) eigenvalues, i.e. NTF zeros. They may be all located at zero frequency or they may be spread over modulator bandwidth.

If \( A \) eigenvalues are all zero, the simplest implementation is a chain of integrators. But, if \( A \) eigenvalues are all different between them and different from zero, there are more options to implement the linear system, for example with a parallel structure [Der90]

All reported CT-SDMs have topologies based on a chain of integrators, maybe because DT-SDMs also have the same kind of topologies. The main advantage of an architecture consisted on a chain of integrators is the connection between hardware
and state-space equations, supposed that every integrator output corresponds to a state variable. The main disadvantage is that the linearity of first stages has a strong influence on output signal. However, in theory, all known continuous-time filter implementations are available. Using biquads, for example, may be justified if its usage reduces power consumption, simplifies design process and/or reduces distortion.

Focusing on topologies based on a chain of integrators it can be defined the family of architectures shown in fig. 1.10. According to this family it is possible to define any designed $H_1(s)$ and $H_2(s)$. If $A$ eigenvalues are all different from zero, local feedbacks between integrators are needed [Der90].

Consider that $A$ eigenvalues are zero or complex conjugate pairs only. A linear system with pure complex poles is an oscillator. In the other hand two integrators of gains $c_1$ and $c_2$, connected in cascade, and feedback by means of a gain $g$, form an oscillator with resonance frequency $\sqrt{c_1 \cdot c_2 \cdot g}$.

The ABCD matrix of this family is defined according to three cases: even order, odd order with a resonator as first stage (1R), and odd order with an integrator as first stage (1I). The cases where $A$ eigenvalues are all zero are particular cases among the above.

$$ABCD_{n\text{ even}} = \begin{pmatrix}
0 & -g_1 \cdot c_1 & \cdots & 0 & b_1 \cdot c_1 & a_1 \cdot c_1 \\
\vdots & \ddots & \ddots & \vdots & \vdots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & a_n \cdot c_n \\
d_1 & \cdots & d_n & b_{(n+1)} & fbe
\end{pmatrix} \quad (0.10)$$

$$ABCD_{n\text{ odd}}^{1R} = \begin{pmatrix}
0 & -g_1 \cdot c_1 & \cdots & 0 & b_1 \cdot c_1 & a_1 \cdot c_1 \\
\vdots & \ddots & \ddots & \vdots & \vdots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & a_n \cdot c_n \\
d_1 & \cdots & d_n & b_{(n+1)} & fbe
\end{pmatrix} \quad (0.11)$$

-27-
Chapter 1. Design methodologies for Continuous-Time Sigma-Delta Modulators

\[
ABCD_{n, \text{odd}}^{ij} = \begin{pmatrix}
0 & 0 & \cdots & 0 & b_1 \cdot c_1 & a_1 \cdot c_1 \\
c_2 & 0 & -g_1 \cdot c_2 & \cdots & \vdots & \vdots \\
\cdots & \ddots & \ddots & \ddots & \vdots & \vdots \\
\vdots & \ddots & 0 & -g_{(n-1)}/2 \cdot c_{(n-1)} & \ddots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & a_n \cdot c_n \\
d_1 & \cdots & \cdots & \cdots & d_n & b_{(n+1)} \cdot fbe
\end{pmatrix}
\] (0.12)
Chapter 1. Design methodologies for Continuous-Time Sigma-Delta Modulators

Figure 1.10 CT-SDM Generic architecture based on a chain of integrators
Chapter 1. Design methodologies for Continuous-Time Sigma-Delta Modulators

The family of architectures shown in fig. 1.10 has only one D/A converter in the feedback path. In practice there will be one D/A converter per feedback branch, i.e., per each \( a_i \) and \( fbe \) coefficient.

Input feedforward coefficients, \( b_i \), only have influence on \( H_i(s) \), and therefore they only have influence on STF. Feeding the input through these coefficients usually helps to decrease distortion because of the reduction of the dynamic range of state variables. There is a particular case where STF is exactly 1, that is when \( b_i = a_i \). Rest of coefficients has influence on both STF and NTF. The usual approach is to implement NTF zeros, i.e. \( H_z(s) \) poles, by means of \( a_i \) or \( d_i \) coefficients. Sometimes it is useful to use both type of coefficients, feedback \( a_i \) and feedforward \( d_i \), to increase the degrees of freedom of the system, such that a certain STF can be implemented.

Some particular cases of this family of architectures are described in chapter 7. Notice that standard or canonical forms of describing linear systems are not included in this family of architectures [Oga95], [Mor03].

1.3 Simulation methods. CAD tools.

This section summarizes most common and used design- and simulation-tools at system-level. The summary is focused on specific tools for CT-SDMs. Circuit-level tools are excluded, like Spice, because they are not specific for Sigma-Delta modulators.

The most referenced tool is ‘delsig’ Matlab library [Sch03]. The functions included in this library are dedicated to DT-SDMs design and simulation. Some functions are originally written in C and then compiled, which reduces CPU time. There are some functions dedicated to architecture selection, among the choices described in [Ada97b]. Some of them use impulse invariant method to obtain bandpass continuous-time topologies, with LC resonators.
Chapter 1. Design methodologies for Continuous-Time Sigma-Delta Modulators

One of the problems of all tools dedicated to Sigma-Delta modulators design is transient simulation. Transient simulation is always needed when a Sigma-Delta modulator is designed, even if a linear model is used in the first steps of design. Transient simulation guarantees stability and allows system characterization. In a DT-SDM case, simulation time is proportional to modulator order and the number of samples, as long as the problem to solve is based on difference equations. In a CT-SDM case, the simulator has to numerically solve a set of partial derivative equations, such that a variable integration step is needed. When signal changes quickly, as in a falling or rising clock edge, integration step has to be small, such that simulation time increases. Simulation time can be very large depending on which effects are modeled, such as sampling instant uncertainty, for example. The same phenomenon occurs when some circuit non-linearities are modeled in DT-SDM design.

For the particular case of DT-SDMs design, [Mal03] has solved the problem by means of modeling a wide range of effects at system-level, such that circuit simulators are not longer needed.

In CT-SDM design there are some possibilities to reduce simulation time. One simple solution is to use a compliable code, like ANSI-C, for modeling. Compared to Simulink (Matlab) models or Spice models, C-compiled models are more efficient and less time consuming. The problem of this approach is the low flexibility of the model. For example, adding a block to an existing model may yields to rebuild the entire model. However, Simulink allows to build C-coded and –compiled blocks. This feature has been used in [Med95] and [Rui03] to model operational amplifiers, samplers and quantizers among other blocks with some non-linearities included in the model. Each block has a state-space description in C while Simulink has an adequate solver. This solution is efficient but requires a large block library with many modeled effects.

Another solution in order to decrease simulation time is to use a discrete model by means of a continuous-time to discrete-time mapping, such as impulse invariance method. This solution has been adopted in [Che98], [Bro90] and [Hor90]. The main difficulty of this approach is the modeling of non-idealities, as sampling
instant uncertainty, for example. However this approach is the most efficient in terms of CPU time. Behavioral simulator shown in [Fran02] is an intermediate solution between using a continuous-time to discrete-time mapping and using a compiled code.
Chapter 2

Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

This chapter is dedicated to the analysis and modeling of the main effects that contribute to performance degradation in a CT-SDM, i.e. excess-loop delay and clock jitter. The proposed design methodology (see chapter 3) uses the models included in this chapter.

2.1 Excess-loop delay

There is a delay inside the loop of a CT-SDM that is not present in a DT-SDM, between sampling instant and the instant where D/A output is updated as a consequence of sampling.

Consider the block diagram shown in fig. 2.1. The quantizer is composed of one or several latched comparators. Comparators output controls one or several D/A converters. Consider each D/A converter consisted of current steering sources. In an ideal case output current changes with clock edge. In practice, transistors inside comparators and D/As cannot switch instantaneously and therefore there is a delay in the feedback loop, which is called Excess-Loop Delay (ELD).

ELD has been widely analyzed by many researchers. One of the most detailed and extensive contribution is written in [Che00, chapter 4]. It also includes a wide reference list.
ELD usually increases CT-SDM instability and therefore decreases maximum achievable resolution.

This section is dedicated to the analysis and modeling of ELD effect on low OSR CT-SDMs. Impulse invariance principle and discrete-time root-locus have been used for these purposes.

Consider the block diagram shown in fig. 2.2, where there are two blocks inserted, one block to model ELD in Laplace domain, as a pure delay, and another block to model an ideal D/A converter in Laplace domain, as a pulse shaper. Quantizer is assumed to be ideal as well, i.e. it switches instantaneously. ELD block has been placed after pulse shaping because it is easy to model a delay in Laplace domain and the behavior is completely equivalent to what happen in practice.

Impulse response of feedback branch, i.e. ideal D/A converter and ELD block, is shown in fig. 2.3, where a rectangular pulse has been assumed for D/A converter. If the rectangular pulse starts on $t = 0$, D/A impulse response is

$$p_{[\alpha, \beta]}(t) = \begin{cases} 1, & \alpha \leq \frac{t}{T_s} < \beta, \quad 0 \leq \alpha < \beta \leq 1 \\ 0, & \text{rest} \end{cases}$$ (2.1)

After applying Laplace transformation it yields

$$P_{[\alpha, \beta]}(s) = \frac{e^{-(\alpha T_s)s} - e^{-(\beta T_s)s}}{s}$$ (2.2)
Pulse type is modeled by $\alpha$ and $\beta$. For instance, a Non-Return-to-Zero (NRZ) D/A may be modeled with $\alpha = 0$ and $\beta = 1$.

ELD effect on a CT-SDM may be analyzed by monitoring its equivalent discrete-time counterpart. Figure 2.4 shows the open loop block diagram corresponding to the system shown in fig. 2.2 together with a linear discrete-time system. Applying impulse invariance method on both systems yields

$$Z^{-1}\left\{\tilde{H}_2(z)\right\} = L^{-1}\left\{PD_{[\alpha, \beta, \tau_d]}(s) \cdot H_2(s)\right\}\bigg|_{s=-\frac{n}{T_s}}$$  \hspace{1cm} (2.3)

where

$$PD_{[\alpha, \beta, \tau_d]}(s) = L\left\{p_{[\alpha, \beta]}(t-\tau_d \cdot T_s)\right\} = p_{[\alpha, \beta]}(s) \cdot e^{-\tau_d \cdot T_s}$$  \hspace{1cm} (2.4)

This equation may be split in several terms, one per each sample where $p_{[\alpha, \beta]}(t-\tau_d \cdot T_s)$ is present. As long as $0 \leq \alpha < \beta \leq 1$, the delayed pulse
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

\( p_{[\alpha,\beta]}(t - \tau_d \cdot T_s) \) will last two samples only, as is shown in fig. 2.5. According to this fact, delayed pulse is split in two samples as follows

\[
PD_{[\alpha,\beta,\tau]}(s) = P_{[\alpha',\beta]}(s) + P_{[0,\beta]}(s) \cdot e^{-T_s s}
\]

where

\[
\begin{align*}
\alpha' &= \alpha + \tau_d \\
\beta' &= \beta + \tau_d - 1
\end{align*}
\]

where an ELD lower than one sampling period has been assumed, i.e. \( \tau_d \leq 1 \), although the model is extensible to higher ELD.

\[
\begin{align*}
1d \leq s \\
1 \leq t_s
\end{align*}
\]

Figure 2.4 CT-SDM Open loop block diagram and its equivalent discrete-time counterpart

Figure 2.5 Example of a delayed D/A impulse response

Therefore, discrete-time system in fig. 2.4 is composed also of two terms, as follows
\[
\tilde{H}_{z_{\{y,z,p\}}} (z) = \tilde{H}_{z_{\{z\}}} (z) + z^{-1} \cdot \tilde{H}_{z_{z,p\{\}}\'} (\beta', z)
\]
where
\[
Z^{-1} \{ \tilde{H}_{z_{\{z\}}} (z) \} = L^{-1} \{ P_{\{z\}} (s) \cdot H_{2} (s) \}_{l=0, T_{s}^{\infty}}
\]
\[
Z^{-1} \{ \tilde{H}_{z_{z,p\{\}}\'} (z) \} = L^{-1} \{ P_{\{\}} (s) \cdot H_{2} (s) \}_{l=0, T_{s}^{\infty}}
\]

This discrete-time system may be analyzed in close-loop configuration, such that discrete-time NTF yields

\[
\text{NTF} (z) = \frac{1}{1 + \tilde{H}_{z_{\{y,z,p\}}} (z)} = \frac{1}{1 + \tilde{H}_{z_{\{z\}}} (z) + z^{-1} \cdot \tilde{H}_{z_{z,p\{\}}\'} (z)}
\]

And NTF zeros \( z_k \) are given by

\[
z_k = \{ 0, e^{s_{k}} \}
\]

where \( s_{k} \) are \( H_{2} (s) \) poles.

Zero located at \( z = 0 \) appears because part of D/A pulse is overlapping next sample time-gap. That zero increases modulator order and modifies modulator stability, while in-band quantization-noise power is unaffected. At the same time, NTF poles are also modified as a consequence of ELD.

Consider a second-order CT-SDM as an example, like the one shown in fig. 2.6, which has been reported before in [Can85, Cha90, Che00]. According to the model shown in fig. 2.2, loop-filter turns out to be

\[
H_{2} (s) = \frac{1}{2} \cdot \frac{2 + 3 \cdot (T_{s} \cdot s)}{(T_{s} \cdot s)^{2}}
\]

An equivalent discrete-time NTF may be computed by means of impulse invariance method and considering a NRZ D/A and a certain ELD, using (2.6) and (2.7). Figure 2.7 shows discrete-time root-locus of closed-loop system when ELD varies form 0 to \( T_{s} \).
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

Figure 2.6 Second-order CT-SDM block diagram

Figure 2.7 $\tilde{NTF}(z)$ Root-locus as a function of $\tau_d$, where continuous-time loop-filter is given by (2.9)

When ELD is higher than 31% (over a sampling period), NTF poles are outside the unit circle. However, if the modulator is simulated in idle-channel, output spectrum shows limit cycles when ELD is higher than 52%.

Linear analysis does not guarantee stability, but may be improved by adding to the model the quantizer gain [Ard87].

Another example is shown in fig. 2.8, where $\tilde{NTF}(z)$ root-locus is depicted for the CT-SDM shown in fig. 2.9 and transfer functions given by (2.10). This particular case is a 3rd order 3-bit CT-SDM with OSR=64. The modulator has been designed...
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

according to the method reported later in chapter 7. NTF zeros are spread over analog input bandwidth according to [Ada97a]. Figure 2.8 shows that NTF poles are outside the unit circle when ELD is higher than 46%. If the modulator in fig. 2.9 is simulated in idle channel, output spectrum shows limit cycles when ELD is higher than 40%. The same simulation with 1-bit quantizer instead of 3-bit quantizer shows instability for every ELD. With 2-bit or 4-bit quantizer, simulations show the same limit ELD, 40%.

*Figure 2.8* $NTF(z)$ Root-locus as a function of $\tau_d$, where continuous-time loop-filter is given by (2.9) and the corresponding CT-SDM is shown in fig. 2.9

*Figure 2.9* CT-SDM Block diagram corresponding to (2.10).
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

\[
\begin{align*}
\text{Oversampling ratio} &= 64 \\
H(s) &= \frac{1.013(T_s)^2 s^2 + 0.5791(T_s)s + 0.1619}{(T_s)^3 s^3 + 0.0015(T_s)s} \\
P_{[\alpha,\beta]}(s) &= \frac{1-e^{-T_s s}}{s}
\end{align*}
\] (2.10)

The same modulator has been redesigned for an OSR of 16. Its transfer functions are given by (2.11). NTF root-locus is shown in fig. and as can be seen is approximately the same root-locus that is depicted in fig. 2.8. If the modulator in fig. 2.9 is simulated in idle-channel, output spectrum shows limit cycles when ELD is higher than 33%. The same simulation with 1-bit quantizer instead of 3-bit quantizer shows instability for every ELD. With 2-bit and 4-bit quantizer, simulations show limit ELDs of 30% and 33% respectively.

\[
\begin{align*}
\text{Oversampling ratio} &= 16 \\
H(s) &= \frac{1.012(T_s)^2 s^2 + 0.5653(T_s)s + 0.165}{(T_s)^3 s^3 + 0.0231(T_s)s} \\
P_{[\alpha,\beta]}(s) &= \frac{1-e^{-T_s s}}{s}
\end{align*}
\] (2.11)

![Figure 2.10 NTF(z) Root-locus as a function of \(\tau_d\), where continuous-time loop-filter is given by (2.11) and the corresponding CT-SDM is shown in fig. 2.9](image-url)
2.1.1 ELD analysis by means of analog phase margin

Root-locus gives a sufficient condition to predict stability but is not a necessary condition, as is shown above through some examples. The system may be unstable although all NTF poles are inside the unit circle. In addition, a CT-SDM with low OSR is unstable for a lower ELD than a CT-SDM with high OSR, even when both modulators has been designed using the same criteria. We need a figure of merit to, compare the sensitivity to ELD of several modulators, and at the same time, predict stability.

Consider analog phase margin of the system \( H_{olp}(s) = PD_{\{\alpha, \beta, \tau_\alpha\}}(s) \cdot H_2(s) \) as a parameter useful to compare ELD sensitivity.

When NRZ D/A is used, i.e. \( \alpha = 0 \) and \( \beta = 1 \), then

\[
H_{olp}(s) = H_2(s) \cdot \frac{1-e^{-T_s \omega}}{s} \cdot e^{-(\tau_d T_s)\omega}
\]

And therefore

\[
\begin{aligned}
|H_{olp}(j\omega)| &= |H_2(j\omega)| \cdot \text{sinc}\left(\frac{\omega}{2}\right) \\
\phi\{H_{olp}(j\omega)\} &= \phi\{H_2(j\omega)\} - \left(\tau_d + \frac{1}{2}\right) \cdot \omega \\
\omega &\in [0, 2\pi]
\end{aligned}
\]

where

\[
H_{olp}(j\omega) = \left|H_{olp}(j\omega \cdot T_s)\right| \cdot \frac{1}{\left|H_{olp}(j\omega T_s)\right|}
\]

According to above equations, analog phase margin seems to be a good indicator of modulator sensitivity to ELD and, even, to any phase shift in general terms. If we consider again the examples shown in previous section, there is 1 degree difference in analog phase margin between the modulator with OSR 64 and the modulator with OSR 16. Analog phase margin increases with OSR.
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

The connection between analog phase margin and CT-SDM stability for low OSRs is an original contribution of this dissertation.

2.1.2 Compensation methods

Several researchers have looked for compensation techniques, since ELD increases instability.

There are two main compensation methods reported in technical literature. The former and most extended method is to force a pole-zero cancellation in discrete-time domain [Che00]. According to (2.8), ELD in continuous-time adds an extra zero in discrete-time NTF, i.e. $\mathcal{N}_\mathcal{F}(z)$. The aim of the method is to cancel out this extra NTF zero by adding another extra zero to the continuous-time loop-filter $H_2(s)$, such that NTF zero is cancelled by a pole. The most extended implementation of this method is an additional feedback loop around the quantizer [Ben97], [Luh00]. In the family of architectures described in chapter 0, this additional feedback loop is represented by coefficient $f_{be}$. The main advantage of this implementation is the high tolerance to the non-linearity of this extra D/A converter. Another implementation may be a different feedback loop as is reported in [Che00].

The disadvantage of this discrete-time pole-zero cancellation method is the high sensitivity to process variations and other non-idealities not taken into account in the impulse response.

The latter method consists also of adding an extra zero to $H_2(s)$ but in a different frequency. Instead of looking for pole-zero compensation, the zero is placed at $f_s/2$ [Luh00]. This helps to stability without imposing a high penalty on resolution and is more robust than previous solution. However, if ELD is high and OSR is low, this technique is not helping anymore.


2.2 Clock Jitter

CT-SDMs have a high sensitivity to uncertainty of sampling instant, i.e. to clock jitter [Che00, chapter 5]. Usually there is some noise in output signal as a consequence of clock jitter. This noise has an in-band power that may be higher than in-band quantization noise power, and/or thermal noise power, such that modulator resolution is limited by clock jitter.

In essence, clock jitter noise is of a random nature and uncorrelated with the input signal. However the mechanism for which it couples to the modulator output is intricate and has forced designers to resort to time consuming simulations to define the jitter specifications of the clock source.

There are two blocks that require a precise clock signal, the sampler before the quantizer and the D/A that generates the feedback pulse, as is shown in fig. 2.11. D/A converter is clocked to avoid signal dependant jitter, which is a consequence of quantizer metastability [Che00, chapter 5].

![Diagram](image)

Figure 2.11 CT-SDM with clock jitter.

In general terms, clock signal for the DAC may not have the same timing errors $\Delta T_{D/A}$ than the sampling clock $\Delta T_Q$. 

-43-
2.2.1 Analysis of timing errors in the sampler

The sampler operates at points \( t = nT_s + \Delta T_q[n] \). As long as \( \Delta T_q[n] \) is a finite power sequence, the sampling error caused by the sampler will be shaped by the modulator loop. For moderate jitter levels, this error at the quantizer has smaller influence in the SNR than the error introduced by the feedback D/A, which is the main responsible of the SNR degradation.

2.2.2 Analysis of timing errors in D/A converters

The contribution of feedback D/A converters to the whole sensitivity to clock jitter in a CT-SDM depends on specific D/A location. D/A influence on SNR degradation is smaller for locations closer to the quantizer. Therefore, for the following analysis first (or main) D/A converter is only considered, i.e. the D/A whose output signal is subtracted from modulator input signal, because it is the main contributor for SNR degradation.

In general, DAC timing uncertainties \( \Delta T_{D/A}[n] \) result in a wrong position of the feedback pulses and also in an error in its duration. In [Che00], several estimations of the SNR degradation are made for both Return-to Zero (RZ) and Non Return-to-Zero (NRZ) feedback pulses. A conclusion that may be drawn in both cases for lowpass modulators is that what is meaningful is the error in the area of the feedback pulses for every sampling period. A reason for this is that the feedback pulse is at least integrated once in the loop filter, as is shown in fig. 2.12. This integrated value corresponds with the area of the pulses, and hence, only the area is significant at the sampling instants at sampler, instead of the actual shape of the pulse.

For a NRZ feedback pulse, the expression of the area error is [Che00]:

\[
\Delta A[n] = (\tilde{v}[n] - \tilde{v}[n-1]) \cdot \Delta T_{D/A}[n]
\]  (2.15)
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

Time dependency of the area error may be translated to an amplitude dependency, as is shown in fig. 2.13. Therefore, we may find the equivalent additive error sequence $e_j[n]$ that produces the same area error in a feedback pulse train with the ideal temporization:

$$e_j[n] = \frac{\Delta A[n]}{T_s} = (\bar{v}[n] - \bar{v}[n-1]) \cdot \frac{\Delta T_{D/A}[n]}{T_s}$$  \hspace{1cm} (2.16)

According to above, output of the modulator and clock jitter may be considered statistically independent, such that, variance of $e_j[n]$ may be computed as in [Che00].

$$\sigma_{e_j}^2 = \frac{1}{T_s^2} \cdot \sigma_{D/A}^2 \cdot \sigma_{dv}^2$$  \hspace{1cm} (2.17)
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

where

\[ d\tilde{v}[n] = \frac{\tilde{v}[n] - \tilde{v}[n-1]}{T_s} \]  \hspace{1cm} (2.18)

The output of the modulator can be approximated by the addition of two components in order to compute (2.18). One component is the input signal filtered by STF, and the other component is the quantizer noise filtered by NTF.

### 2.2.3 Fast simulation model

One of the main bottlenecks of CT-SDM simulation is CPU time. Simulating timing errors implies very small and accurate integration steps to solve partial derivative equations of the modulator.

However, equation (2.16) suggests a simplified model, as is shown in fig. 2.14.

![Diagram](image)

*Figure 2.14 Simplified model of clock jitter influence on a CT-SDM*

This model can be implemented in Simulink. The main advantage is that sequence \( e_j[n] \) needs to be updated only at sampling instants, such that integration step may be increased and therefore CPU time may be decreased. As an application example, a 4th order CT-SDM has been selected. The Simulink model for this modulator is shown in fig. 2.15.
Chapter 2. Analysis and modeling of excess-loop delay and clock jitter in CT-SDMs

To compare the precision of the simulation model, SNR versus jitter variance is plotted in fig. 2.16, for the proposed model and for an equivalent Simulink model which uses a clock generator with time varying edges. The maximum difference between both curves is 1.5 dB. However, the simulation times for the same number of samples and jitter level of the proposed model are 7 times faster on the average than the conventional model.

![Simulink model of a 4th order CT-SDM](image)

Figure 2.15 Simulink model of a 4th order CT-SDM.

![Graph: Comparison between proposed model and conventional model](image)

Figure 2.16 Comparison between proposed model and conventional model.
2.2.4 Jitter sensitivity optimization by NTF modification

The power of error sequence $e_j[n]$ depends on jitter power and the power of a fictitious signal $d\nu[n]$. The latter depends on signal power and quantization noise power.

Assuming the linear model of the modulator, in-band quantization noise power should be considered independent of signal. Even more, it may be computed through NTF. Therefore jitter sensitivity of the modulator may be split in two terms, one signal dependant, and another NTF or design dependant.

Consider a CT-SDM in idle-channel in order to evaluate the design dependant term. Under these conditions, the modulator is busy because of thermal noise, and the output signal depends on modulator architecture. Therefore, computation of $\sigma_{d\nu}^2$ may be approximated by the output of a filter with a white noise input, as follows

$$\sigma_{d\nu}^2 \approx \sigma_Q^2 \cdot \frac{1}{2\pi} \int_0^{2\pi} \left(1 - e^{-j\omega}\right) \cdot NTF\left(e^{j\omega}\right) d\omega$$

where $\sigma_Q^2$ is the variance of quantization noise and $\omega = 2\pi f \cdot T_s$

Above expression suggests a design criterion to minimize the variance of $\sigma_{d\nu}^2$, by modifying NTF.

In fig. 2.17.a the total area $A_1$ of a conventional NTF design is shown, when multiplied by the modulus of the digital differentiation function $(1-z^{-1})$. In high order modulators, we may use some of the NTF zeros to reduce the gain close to half of the sampling rate, such that the area after the differentiation function, $A_2$, is reduced but NTF still keeps its stability and SNR properties.

It may be defined a figure of merit to select the optimum NTF in terms of jitter sensitivity:

$$A_{jtr}^2 = \frac{1}{\pi} \int_0^{2\pi} \left(1 - e^{-j\omega}\right) \cdot NTF\left(e^{j\omega}\right) d\omega$$

(2.20)
Figure 2.17 Graphical example of the jitter optimization process of a CT-SDM.

In [Her04] an application example of the proposed optimization process is shown. This method was also applied to the modulator reported in [Pat04b].

The proposed fast simulation model and figure of merit are original contributions of this dissertation.
Chapter 3

Contributions to CT-SDM design methodology

This chapter proposes a five-step design methodology, valid for CT-SDM with low OSR. First section describes the motivation of the new design method. Second section describes the method from a formal point of view. In third section some algorithms are given to implement the proposed methodology. Last section shows a Matlab tool, which has been developed to evaluate the methodology.

The proposed methodology and the Matlab tool are original contributions of this dissertation.

3.1 Using analog phase margin to stabilize and optimize a CT-SDM

Existing design methodologies have some problems that were described in chapter 0. This work is intended to solve part of these problems by finding a new design methodology.

On one hand, the design method proposed first in [Ada97a] and developed later on in [Che00] has difficulties to translate system-level specifications to circuit-level specifications. The modulator designed with this method has a high sensitivity to ELD, process variations and clock jitter.

On the other hand, the design methodology reported in [Bre01] is based on a root-locus analysis in Laplace domain, which is not sufficient to predict stability and/or robustness.
This work proposes a mixed methodology, which tries to combine the advantages of each method and to overcome the difficulties. This has been accomplished by defining two objectives. First aim is to use parameters and/or figures of merit that are common use in analog circuits design, or at least, to define some parameters and/or figures of merit that are easy to translate between system-level and circuit-level models. Second aim is that the method may be able to find an optimum modulator in terms of robustness against process variations and other effects, and resolution.

Analog phase margin has been considered a figure of merit that indicates the optimum modulator against process variations and ELD, for example. System-level design is accomplished in Laplace domain, although stability is checked on discrete-time domain.

3.2 Proposed design methodology

A five-step design method is proposed in this section. The start point of the methodology is the setting of certain specifications, namely, dynamic range, maximum SNR, maximum SNDR, maximum clock frequency, technology and maximum power consumption.

During the first step, oversampling ratio OSR, modulator order \( n \), and number of quantizer levels \( M \) are set, in order to guarantee a certain resolution (computed form maximum SNR and dynamic range) and supposed that the modulator is feasible, taking into account the technology and power consumption. In this step it has to be decided also if NTF zeros should be all at DC or spread over analog bandwidth. Nominal amount of ELD has to be set also in this step, taking into account the clock frequency and the number of clock phases that are intended to be used in the circuit.

During the second step, the method finds a continuous-time filter that stabilizes the linear model shown in fig. 3.1. This model is computed by applying impulse invariance method on a \( n \)-th order CT-SDM with oversampling \( OSR \) and
null ELD. Quantizer gain is considered 1. The found filter is the start point of the optimization process that is carried out in next step.

The third step is an optimization process. One or several quality indicators are considered during the optimization. These quality indicators depend on the targeted optimization objectives. Analog phase margin is the selected indicator of modulator tolerance to ELD and process variations. Output average step size is the selected indicator of modulator tolerance to clock jitter. After the end of the optimization process, a transient simulation is done, to verify predicted stability and resolution.

The forth step is dedicated to topology selection. During this step, architecture coefficients are computed.

The fifth and last step consists of exhaustive verifications of modulator behavior. In this step several non-linearities and non-idealities are taken into account and are simulated, in order to release a final set of circuit specifications.

The main novelty of the proposed methodology is the optimization process. Optimization problem is formulated such that, first, a set of stable modulators are found, and later on, the optimum modulator is selected among them by using several figures of merit. In particular, the optimum is found in terms of ELD and clock jitter sensitivity. However, analog phase and/or gain margin may be used to include in the optimization other linear influences. Non-linear influences may have another figure of merit, which needs to be extracted for each particular case.

A detailed description of each design step is given in following sections.
### 3.2.1 Step 1: Initial parameters setting

Considering a DT-SDM with \( n \) feedback loops and assuming the linear model, dynamic range can be computed as follows, where \( M \) is the number of quantizer levels and \( \text{OSR} \) is the oversampling ratio.

\[
\text{Dynamic Range} = \frac{3}{2} \left( \frac{2n+1}{\pi^{2n}} \right) (M - 1)^2 \cdot \text{OSR}^{2n+1}
\]  
(3.1)

Above equation is a theoretical limit of achievable dynamic range, because not all parameters combinations yield on stable modulators. However, if the modulator is stable, the method described in [Ada97a] produces a similar dynamic range value for the same set of parameters. Error margin is around 1 bit. The method reported in [Ada97a] allows to set NTF infinity norm, such that the modulator gets all the benefit form a multibit quantizer. However, it is usual to let a margin for stability, i.e. setting a lower NTF infinity norm than the corresponding to maximum dynamic range.

For single-bit modulators Lee rule imposes 1.5 maximum value of NTF infinity norm [Ada97a]. A conservative criterion may be setting NTF infinity norm to the average between 1.5 and the limit that corresponds to maximum dynamic range on a stable \( n \)-th order modulator with oversampling \( \text{OSR} \) and \( M \) quantizer levels. This limit value should be obtained by simulation only.

### 3.2.2 Step 2: Start point search

A continuous-time filter is computed during this step. This filter is the starting point for the optimization process that is carried out in next step.

Consider the general block diagram of a CT-SDM, which is shown in fig. 3.2. Its open-loop transfer function (see fig. 3.3) is given by

\[
H_{olp}(s) = H_2(s) \cdot P_{[a,b]}(s) \cdot e^{-\tau_c T_c s}
\]  
(3.2)
Chapter 3. Contributions to CT-SDM design methodology

The starting point corresponds to null ELD, i.e. \( \tau_d = 0 \). The aim is to find a filter \( H_2(s) \) such that \( 1/(1+H_2(s)) \) is causal and stable.

Loop filter \( H_2(s) \) poles are usually located either at DC or spread over the analog bandwidth in order to minimize in-band quantization noise power.

Loop-filter gain \( G_{H_2} \) is set at low frequency, far away from the end of analog bandwidth.

\[
G_{H_2} = \left| H_2(jw_o) \right| \quad (3.3)
\]

where \( w = 2\pi f \).

In order to compute this gain, another useful gain may be computed before. That is the rms gain value that is needed to get a certain resolution at the output of the modulator.
$G_{\text{rms}} = \frac{2^{\text{DR(dB)-1.72-}M - \sqrt{\text{OSR}}}}{6.01}$ (3.4)

$G_H$ may be computed from $G_{\text{rms}}$ by using an iterative method or an asymptotic approximation.

Stability of closed-loop system depends on $H_z(s)$ zero locations. They are intended to be at certain locations such that the following conditions are satisfied.

$$\lim_{w \to \infty} \left| \frac{1}{1 + H_z(jw)} \right| = 1$$

$$\left\| \frac{1}{1 + H_z(s)} \right\| = 1$$

$$s_k < 0 / 1 + H_z(s_k) = 0$$

The result of this design step is a vector $\mathbf{c}$ whose elements $c_k$ are $H_z(s)$ zeros.

$$c_k / H_z(c_k) = 0$$ (3.8)

### 3.2.3 Step 3: Optimization process

This step consists of two sub-steps:

- Design and parameterize a geometric locus $\xi$ that contains the set of points $c_k$. This geometric locus is a characteristic function that defines $c_k$ locations in Laplace domain. In this way, every $H_z(s)$ zero may be moved in Laplace domain, without changing location ratios between zeros, by modifying certain parameters of the characteristic function. The formulation proposed reduces the solution space that has to be explored during the optimization process.
• Find the parameters of \( \xi \) that locate \( H_2(s) \) zeros such that the modulator is optimum against resolution and certain effects that usually degrades resolution and/or stability.

Consider the characteristic function \( \xi \) defined on the complex plane and dependant on \( \lambda_1 \) and \( \lambda_2 \) parameters.

\[
\xi : f(\lambda_1, \lambda_2, x, y) = 0 / x = \text{Re}(s); \ y = \text{Im}(s); \ c_s \in \xi
\]  

(3.9)

In order to find the optimum modulator, we should define a figure of merit. This figure of merit may be modified depending on designer criterion. In this dissertation, it is proposed a figure of merit that takes into account:

• Modulator tolerance to phase and/or gain shifts.

• Modulator tolerance to clock jitter

This selection includes the main contributors to SNR degradation in CT-SDMs, namely, ELD and clock jitter.

Modulator tolerance to phase shifts is evaluated by means of analog phase margin of \( H_{olp}(s) \). Modulator tolerance rises with phase margin.

\[
\varphi / e^{-\varphi} \cdot H_{olp}(jw) = 1
\]  

(3.10)

Modulator tolerance to clock jitter is evaluated by the area of the NTF. Modulator tolerance rises when this area decreases.

\[
A_{jit} = \sqrt{2 \pi \int_0^\infty \left| 1 - e^{-j\omega} \right| \cdot \text{NTF} \left( e^{j\omega} \right)^2 \, d\omega}
\]  

(3.11)

where \( \omega = w \cdot T_s = 2\pi f \cdot T_s \)

This area is related with average step size of the output signal of the modulator when is operated in idle-channel.

The result of this design step is the solution of the following optimization problem.
Chapter 3. Contributions to CT-SDM design methodology

\[ \text{Objective}: (\lambda_1, \lambda_2)_{\text{opt}} \left\{ \begin{array}{l} \max (\varphi) \\ \min (A_{\mu}) \end{array} \right. \]

Restrictions:
\begin{align*}
&z_k < 1 - \varepsilon / 1 + H_2(z_k) = 0 \\
&\|N\tilde{F}(e^{j\omega})\|_\infty \leq C_z \\
&\|1 + H_{\text{opt}}(j\omega)\|_\infty \leq C_s
\end{align*}

where \( \varepsilon \), \( C_z \), and \( C_s \) are constants depending on quantizer levels.

The considered restrictions are stability constraints. The first one corresponds to the stability condition of the linear discrete-time system \( N\tilde{F}(z) \), where \( \varepsilon \) is a security margin. The rest of restrictions correspond to experimental criteria, where \( C_z \) and \( C_s \) should be set by simulations.

There are two options when there is no solution inside the feasible region, defined by the restrictions:

- Going back to design step 2, entering with a lower resolution for the modulator,
- Or adding a real zero on \( H_2(s) \), located outside the analog bandwidth. Its location, \( w_{f_{\text{bee}}} \), has to be considered inside the optimization process, such that the formulation may be rewritten as

\[ \text{Objetivo}: (\lambda_1, \lambda_2, w_{f_{\text{bee}}})_{\text{opt}} \left\{ \begin{array}{l} \max (\varphi) \\ \min (A_{\mu}) \end{array} \right. \]

3.2.4 Step 4: Architecture selection

This step is dedicated to select a certain architecture for the filters \( H_1(s) \) and \( H_2(s) \), and to compute a set of coefficients.
Transfer function $H_2(s)$ has been defined in previous design steps, while transfer function $H_1(s)$ has to be defined in this step. Transfer function $H_1(s)$ depends on STF specification.

Consider the family of architectures described in chapter 3. The architectures included in this family have been classified in three categories:

- MFF or Multiple FeedForward branches
- MFB or Multiple FeedBack branches
- MFF&FB or Multiple FeedForward and FeedBack branches

The features of each category are described in next subsections. In every category, an initial set of coefficients needs to be specified. This set of coefficients will be scaled after in order to meet a certain state space.

### 3.2.4.1 MFF topology

This topology has the following ABCD matrix:

$$ABCD_{n, even} = \begin{bmatrix}
0 & -g_1 \cdot c_1 & \cdots & 0 & b_1 \cdot c_1 & c_1 \\
c_2 & 0 & 0 & \ddots & b_2 \cdot c_2 & 0 \\
\vdots & \ddots & \ddots & \ddots & \vdots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & 0 \\
d_1 & \cdots & d_n & 0 & b_{(n+1)} & fbe
\end{bmatrix}$$

(3.14)

$$ABCD_{n, odd}^{IR} = \begin{bmatrix}
0 & -g_1 \cdot c_1 & \cdots & 0 & b_1 \cdot c_1 & c_1 \\
c_2 & 0 & 0 & \ddots & b_2 \cdot c_2 & 0 \\
\vdots & \ddots & \ddots & \ddots & \vdots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & 0 \\
d_1 & \cdots & d_n & 0 & b_{(n+1)} & fbe
\end{bmatrix}$$

(3.15)
Chapter 3. Contributions to CT-SDM design methodology

\[ ABCD_{n \text{ odd}}^{11} = \begin{bmatrix}
0 & 0 & \cdots & 0 & b_1 \cdot c_1 & c_1 \\
\vdots & \ddots & \ddots & \vdots & \vdots & \vdots \\
c_2 & 0 & -g_1 \cdot c_2 & 0 & b_2 \cdot c_2 & 0 \\
\vdots & \ddots & \ddots & \ddots & \vdots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & 0 \\
\hline
d_1 & \cdots & d_n & fbe \\
\end{bmatrix} \]

(3.16)

Feedback coefficients \( a_i \) has been removed except for \( a_i = 1 \). Input feedforward coefficients \( b_i \) define STF according to the following rules:

\[
\begin{cases}
b_i = a_i \land b_{n+1} = 1 \Rightarrow STF = 1 \\
b_i = a_i \land b_{n+1} = 0 \Rightarrow STF = 1^n \text{ order low-pass} \\
b_i \neq a_i \neq 0 \Rightarrow STF = \text{all-pass}
\end{cases}
\]

(3.17)

The initial set of coefficients is computed by setting \( c_i \) to 1. Once feedforward coefficients \( d_i \) are computed (and \( g_i \) if \( H_2(s) \) poles are complex conjugate pairs), STF may be set by specifying coefficients \( b_i \).

3.2.4.2 MFB Topology

This topology has the following ABCD matrix:

\[ ABCD_{n \text{ even}} = \begin{bmatrix}
0 & -g_1 \cdot c_1 & \cdots & 0 & b_1 \cdot c_1 & a_1 \cdot c_1 \\
\vdots & \ddots & \ddots & \vdots & \vdots & \vdots \\
c_2 & 0 & 0 & \ddots & \vdots & \vdots \\
\vdots & \ddots & \ddots & \ddots & \vdots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & a_n \cdot c_n \\
\hline
0 & \cdots & 0 & 1 & b_{n+1} & fbe \\
\end{bmatrix} \]

(3.18)

\[ ABCD_{n \text{ odd}}^{11} = \begin{bmatrix}
0 & -g_1 \cdot c_1 & \cdots & 0 & b_1 \cdot c_1 & a_1 \cdot c_1 \\
\vdots & \ddots & \ddots & \vdots & \vdots & \vdots \\
c_2 & 0 & 0 & \ddots & \vdots & \vdots \\
\vdots & \ddots & \ddots & \ddots & \vdots & \vdots \\
0 & \cdots & c_n & 0 & b_n \cdot c_n & a_n \cdot c_n \\
\hline
0 & \cdots & 0 & 1 & b_{n+1} & fbe \\
\end{bmatrix} \]

(3.19)
Chapter 3. Contributions to CT-SDM design methodology

The ABCD matrix of the topology is given by:

\[
\begin{pmatrix}
0 & 0 & \cdots & 0 \\
\vdots & \ddots & \ddots & \vdots \\
0 & \cdots & 0 & -g_{(n-1)/2} \cdot c_{(n-1)} \\
0 & \cdots & c_n & 0 \\
\end{pmatrix}
\begin{pmatrix}
b_1 \cdot c_1 & a_1 \cdot c_1 \\
\vdots & \vdots \\
b_n \cdot c_n & a_n \cdot c_n \\
\end{pmatrix}
\]

(3.20)

Feedforward coefficients \(d_i\) have been removed except for \(d_n = 1\). Input feedforward coefficients \(b_i\) define STF according to the following rules:

\[
\begin{align*}
b_i = a_i & \quad \text{if } b_{n+1} = 1 \Rightarrow \text{STF} = 1 \\
b_i = a_i & \quad \text{if } b_{n+1} = 0 \Rightarrow \text{STF} = 1^{\text{st}} \text{ order low-pass} \\
b_i = 0 & \Rightarrow \text{STF} = n^{\text{th}} \text{ order low-pass} \\
b_i \neq a_i & \Rightarrow \text{STF} = \text{all-pass}
\end{align*}
\]

(3.21)

With this topology it can be designed an antialiasing filter, i.e. STF, up to \(n\)-th order.

The initial set of coefficients is computed by setting \(c_i\) to 1. Once feedback coefficients \(a_i\) are computed (and \(g_i\) if \(H_2(s)\) poles are complex conjugate pairs), STF may be set by specifying coefficients \(b_i\).

### 3.2.4.3 MFF&MFB Topology

This topology has the following ABCD matrix:

\[
\begin{pmatrix}
0 & -g_1 \cdot c_1 & \cdots & 0 \\
\vdots & \ddots & \ddots & \vdots \\
0 & \cdots & 0 & -g_{(n/2)} \cdot c_{(n-1)} \\
\vdots & \ddots & \ddots & \vdots \\
0 & \cdots & c_n & 0 \\
\end{pmatrix}
\begin{pmatrix}
b_1 \cdot c_1 & a_1 \cdot c_1 \\
\vdots & \vdots \\
b_n \cdot c_n & a_n \cdot c_n \\
\end{pmatrix}
\]

(3.22)
Both feedforward and feedback coefficients $d_i$ and $a_i$ are assumed to be non-null. In this topology, every coefficient $d_i$, $a_i$, and $b_i$ defines STF, although only input feedforward coefficients $b_i$ do not have influence on NTF.

The initial set of coefficients is computed by setting $c_i$ to 1, and at the same time, by specifying STF.

### 3.2.4.4 State space scaling

Loop-filter state-space defines dynamic range of every integrator outputs such that it has a strong influence on distortion. State-space scaling may helps to reduces distortion on modulator output. The best state-space is the one that minimizes distortion on modulator output.

There is a scaling procedure reported in [Nor97], which is usual in DT-SDMs. The procedure is as follows:

1) Do several transient simulations with an initial set of coefficients to realize of maximum stable input amplitude.

2) Register maximum stable state-space.

3) Scale ABCD matrix such that desired state-space is set.
This procedure guarantees a limited dynamic range of every integrator output, such that distortion is kept well below a certain level. For some applications it is interesting to find the best state-space in terms of distortion, not only one possible solution. In this case, it is necessary to define a scaling criterion.

When a linear model for $H_1(s)$ and $H_2(s)$ is considered, state-space is different than that of a non-linear model, that is, considering more accurate models for integrators. But scaling procedure is defined on the linear description of the filters.

In addition, the range of feasible values for the architecture coefficients is limited by technology.

Above restrictions and problems are solved by doing 3) iteratively, inside of an optimization loop [Fru04]. There is an objective function and a set of restrictions that defines a feasible region. An evolutive algorithm [Gol89] is used to search the optimum solution inside the feasible region. The algorithm starts the search from a random point inside the feasible region and evaluates the objective function in all neighbor points. Next point corresponds to that of maximum increment of objective function. The algorithm ends when there is no increment in any direction inside the feasible region.

The objective function is the third harmonic, measured on modulator output spectrum. The output spectrum is obtained by transient simulation of the modulator with a test tone at the input, and considering non-linear integrators. To reduce CPU time in the simulations the quantizer is removed. Although the behavior of the system is completely different when the quantizer is removed, the model is useful to evaluate distortion.

The formulation of the optimization problem is the following.
Chapter 3. Contributions to CT-SDM design methodology

3.2.5 Step 5: Linear and non-linear effects simulation

The last step in system-level design is to characterize the system against non-idealities, among which there are some linear and some other non-linear effects. The influence of these effects on stability and resolution has to be investigated. The output of this step is a set of predicted features for the modulator and another set of circuit-blocks specifications.

Most common simulations include:

- Finite bandwidth of active elements
- Finite linearity of D/A converters
- Clock jitter
- Process variations (Montecarlo analysis)
3.3 Development of a software tool for CT-SDMs design

In order to evaluate the proposed design methodology, a software tool has been developed. This tool covers design steps 2 and 3 completely, and part of some other steps.

This section describes some algorithms that help to implement the proposed methodology. Next section shows a Matlab graphic interface that includes these algorithms.

3.3.1 Algorithm for $H_2(s)$ pole placement (Step 2)

The algorithm for NTF zero placement is the same that is reported in [Ada97a]. There are some functions inside delsig toolbox [Sch03] that may be used to compute NTF zero locations. These functions uses table 3.1 to spread NTF zeros over the analog bandwidth.

Table 3.1 Normalized NTF zero locations that minimize in-band quantization noise power

<table>
<thead>
<tr>
<th>$n$</th>
<th>Zero locations (normalized to $f_s/2\cdot OSR$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>±0.57735</td>
</tr>
<tr>
<td>3</td>
<td>0, ±0.77460</td>
</tr>
<tr>
<td>4</td>
<td>±0.11559, ±0.74156</td>
</tr>
<tr>
<td>5</td>
<td>0, ±0.28995, ±0.82116</td>
</tr>
<tr>
<td>6</td>
<td>±0.23862, ±0.66121, ±0.93247</td>
</tr>
</tbody>
</table>
Once NTF zero locations are computed (in discrete-time domain), $H_2(s)$ pole frequencies may be obtained by applying (3.26), where $ntf_c$ are NTF zeros, and $f_s$ is the sampling frequency.

$$p_k = \ln(nsf_c) \cdot f_s$$  \tag{3.26}

### 3.3.2 Algorithm for initial point search (Step 2)

The geometric locus $\xi$ of $H_2(s)$ zeros has been defined and parameterized even before the initial point search. Several analog filter prototypes have been studied as geometric locus, namely, butterworth, chebysheb type I and elliptic. Table 3.2 shows a comparative between them. Every design has been done with the proposed methodology from the following data: is a 4th order modulator, with a 2-bit quantizer, an OSR of 12 and 20% ELD without compensation. The best resolution with best phase margin is the modulator designed with elliptic characteristic function.

**Table 3.2 Comparative of several characteristic functions**

<table>
<thead>
<tr>
<th>Characteristic function</th>
<th>Butterworth</th>
<th>Chebysheb I</th>
<th>Elliptic</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cut-off frequency (MHz)</td>
<td>16</td>
<td>17.5</td>
<td>16.5</td>
</tr>
<tr>
<td>Band-pass ripple (dB)</td>
<td>-</td>
<td>0.5</td>
<td>0.5</td>
</tr>
<tr>
<td>Stop-band ripple (dB)</td>
<td>-</td>
<td>-</td>
<td>25</td>
</tr>
<tr>
<td>Dc Gain (dB)</td>
<td>40</td>
<td>40</td>
<td>40</td>
</tr>
<tr>
<td>Phase margin (°)</td>
<td>10.5</td>
<td>21.3</td>
<td>23.7</td>
</tr>
<tr>
<td>$|NTF(e^{\omega})|_\infty$</td>
<td>5.1</td>
<td>2.8</td>
<td>2.6</td>
</tr>
<tr>
<td>SNR (dB) (-2dB tone at BW/2)</td>
<td>0 (Unstable)</td>
<td>59</td>
<td>61</td>
</tr>
</tbody>
</table>

The characteristic function of an elliptic filter depends on three parameters, namely, cut-off frequency, bandpass ripple and stop-band ripple. These parameters
define how is the 0dB crossing of $|H_{olp}(jw)|$. In general terms it is desired to be a first-order shape.

The initial point search for the optimization process of next step uses one of the described characteristic functions. This search starts from a cut-off frequency equal to the analog bandwidth of the modulator, continue increasing cut-off frequency by a certain step, and ends when (3.5), (3.6) and (3.7) are fulfilled. If the cut-off frequency reaches half of the sampling frequency without success, the search is restarted with a lower step and inside the analog bandwidth, close to the end of the band.

In practice, small shifts from conditions (3.5) and (3.6) are allowed. These shifts should be reduced if search step is reduced.

Figure 3.4 Step 2 Flow diagram. (*) Conditions are (3.5), (3.6) and (3.7)
3.3.3 Algorithm for optimum search (Step 3)

The optimization problem formulated in section 3.2.3 has been implemented as a simple search. The simplifications are:

- The objective function is a figure of merit that is evaluated in each iteration step. This figure of merit has been defined as

\[ FOM = \phi - A_{\mu} \]  \hspace{1cm} (3.27)

- To force entering inside the feasible region, \( H_{2}(s) \) have added a zero at half of the sampling rate.

- This high frequency zero is shifted to lower frequencies in each iteration step, up to the end of analog bandwidth.

- The search ends when the figure of merit remains unaffected or becomes smaller.

A flowchart is shown in fig. 3.5

3.3.4 Considered topologies (Step 4)

Among the topologies described in design step 4, there has only been implemented the following:

- MFF topology with \( b_{l} = 1 \) and \( b_{l} = 0 \) for \( i = 2..n + 1 \)

- MFB topology with \( b_{l} = 1 \) and \( b_{l} = 0 \) for \( i = 2..n + 1 \)

- MFB topology with \( b_{n+1} = 1 \) and \( b_{l} = a_{j} \) for \( i = 1..n \), and named \( MFB(bi) \) inside the tool

- MFF&MFB topology with \( b_{l} = 1 \) and \( b_{l} = 0 \) for \( i = 2..n + 1 \), and named \( MFBMFF \) inside the tool

Every set of coefficients is computed setting \( c_{l} = 1 \) for each topology. This set is scaled afterwards in the optimization (against distortion) tool that is named Optool [Fru04].
3.3.5 **Algorithm for state-space scaling (Step 4)**

The evolutive algorithm that solves (3.25) has been programmed in Matlab. The graphic interface is shown in fig. 3.6.

*Figure 3.5 Step 3 Flow diagram. (*) Objective function is the figure of merit (3.27) and the restrictions are (3.13)*
3.4 Development of a Matlab tool: ANATEST

All the algorithms described in section 3.3 have been implemented in Matlab. They may be run from a graphic interface that is shown in fig. 3.7. The purpose of the tool is non-commercial. It was targeted to evaluate, debug and improve the proposed design methodology. For this reason, there is more information in the graphic interface than what should be needed.

Source code of the tool has been developed in modules, such that design steps and algorithms can be modified and/or replaced easily. There are available several characteristic functions for the design of $H_2(s)$.

There are four sections or blocks in the graphic interface, as is shown in fig. 3.7, namely, Menu, Control, Data Entry and Output Linear Analysis.
Figure 3.8 shows which elements of the tool have to be used in order to follow the proposed design methodology. Each one of the blocks of the graphic interface is shown in fig. from 3.9 to 3.15.

Figure 3.7 Graphic interface of ANATEST

Figure 3.8 Flowchart of design process and how to follow it with ANATEST
Chapter 3. Contributions to CT-SDM design methodology

Figure 3.9 Data Entry block.

Figure 3.10 Control block
Chapter 3. Contributions to CT-SDM design methodology

Figure 3.11 Output linear analysis block: Bode diagrams.

Figure 3.12 Output linear analysis block: pole-zero map of $H_s(s)$.
Figure 3.13 Output linear analysis block: pole-zero map of $NTF(z)$

Figure 3.14 Menu block: Report menu
There has been considered three main design modes inside the tool, namely, Automatic, Manual and Custom. Automatic mode performs design steps 2 and 3 and a transient simulation without user interaction. It uses an elliptic characteristic function to place $H_2(s)$ zeros. Manual mode is not available with this name. In fact, a variety of characteristic functions is available to place $H_2(s)$ zeros. It does not use any algorithm. In this mode, ‘Design’ button computes all transfer functions, evaluates $\phi$ and $A_{ji}$, plots pole-zero maps and Bode diagrams, and fills the reports. Custom mode is dedicated to research. It can be used to test new characteristic functions or new algorithms.

A detailed description of every mode and some examples may be found in [Ber04].
Chapter 4

Application example: a 4\textsuperscript{th} order CT-SDM

The application example has been developed in a collaboration project between Infineon Technologies Design center of Villach, Austria and Carlos III University, Madrid, Spain. The target of the project was to find a CT-SDM competitive in resolution and power with pipeline solutions for high-speed applications. At the time of writing this document, there are three generations of high-speed CT-SDM fabricated and tested within the scope of this project. The results obtained from first generation were good enough for the purpose of pipeline comparison. This generation has been disclosed in [Gia03a] and [Pat04b].

The design of modulator has been split in two main blocks: system-level design (architecture, coefficients, some circuit-block specifications) that was done by Microelectronics group in Carlos III University, and circuit-level design (all actives stages at transistor level, layout) that was done at Infineon Technologies. The fabrication of the integrated circuit and subsequent test was also done at Infineon Technologies, although some measurements were done by Microelectronics group during summer stays at Infineon Technologies in Villach, Austria.

System-level design has been the motivation of this dissertation, while circuit-level design has been the motivation of the dissertation presented by Antonio Di Giandomenico for his PhD degree [Gia03b].
4.1 Design Specifications

Table 4.1 shows the specifications. Analog bandwidth and OSR are not completely defined because the target was to look for a competitive solution. Anyhow, the maximum clock frequency is set to 400MHz.

At the end, there were two designs in this generation. The former has the lowest bandwidth but the highest OSR [Pat04a], and the latter has the highest bandwidth and the lowest OSR [Gia03a], [Pat04b]. The former has higher SNR than that of the latter because of the higher OSR, but is more unstable because 400MHz clock is used and circuit blocks were at the limit of their nominal conditions.

The chapter is focused on the design with highest bandwidth.

Table 4.1 Design specifications

<table>
<thead>
<tr>
<th>Analog interface</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Input analog bandwidth</td>
<td>12MHz ~ 15MHz</td>
</tr>
<tr>
<td>Input</td>
<td>Differential</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Digital Interface</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Output</td>
<td>Serial</td>
</tr>
<tr>
<td>Output/Input Levels</td>
<td>3.3 V CMOS</td>
</tr>
<tr>
<td>Test Interface</td>
<td>SPI</td>
</tr>
<tr>
<td>OSR</td>
<td>10 ~ 16</td>
</tr>
<tr>
<td>Sampling clock</td>
<td>External</td>
</tr>
<tr>
<td>ELD</td>
<td>1 sampling period</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Power supply</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Core</td>
<td>1.2V</td>
</tr>
<tr>
<td>Digital Input/Outputs</td>
<td>3.3 V</td>
</tr>
<tr>
<td>Power consumption</td>
<td>&lt;80mA 11bits effective</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Technology</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Process</td>
<td>0.13μm digital CMOS</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Performance</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>SNR</td>
<td>&gt;68dB</td>
</tr>
<tr>
<td>SFDR</td>
<td>60dBc for 0dBFS input</td>
</tr>
<tr>
<td></td>
<td>66dBc for -6dBFS</td>
</tr>
<tr>
<td></td>
<td>72dBc for -12dBFS</td>
</tr>
</tbody>
</table>

-78-
4.2 Technology

The modulator has been implemented in 6-metal 0.13\textmu m CMOS process without any digital special option. All MOS transistors have regular threshold voltages.

Capacitors are of type “Grid-cap” and the resistors are polysilicon resistors.

4.3 Setting of modulator order, quantizer resolution and OSR

These parameters have been selected after a wide set of discrete-time simulations. The simulations were targeted for feasibility analysis and do not guarantee that the final CT-SDM has the same SNR. As it was discussed in previous chapters it is preferred to obtain a robust modulator rather than an exact continuous-time counterpart.

Several NTFs have been designed. Every NTF has been simulated (assuming STF=1) with a certain quantizer and a -4dB input tone, and after SNR has been computed. NTF design depends on the following parameters:

- Modulator order ,
- Choice between spreading or not NTF zeros over analog bandwidth, in order to minimize in-band quantization noise power.
- OSR, and
- NTF infinity norm. Quantizer resolution defines a limit for this value that is of experimental nature.

A subset of the results has been depicted in fig. 4.1 and 4.2. In first figure (fig. 4.1), all considered combinations have been designed such that NTF infinity norm is optimized for the employed quantizer. This means that the modulator is optimal in resolution. In second figure (fig. 4.2), all the considered combinations have 1.5 NTF
Chapter 4. Application example: a 4th order CT-SDM

infinity norm. Modulators with high-resolution quantizers have a certain margin for stability but they have sub-optimal resolution.

Figure 4.1 DT-SDMs classified by SNR. NTF infinity norm is optimized en each combination for the quantizer resolution.

Figure 4.2 DT-SDMs classified by SNR. NTF infinity norm is 1.5 in every combination.
Multibit modulators in fig. 4.2 have a very conservative design criterion, by setting NTF infinity norm to 1.5. In contrast, all modulators in fig. 4.1 has low stability margin and will need of accurate calibration techniques.

Averaging NTF infinity norm values obtained from both methods would result in a more reasonable solution.

Average SNR is shown in fig. 4.3 Cases A and B are 4th-order, 4-bit with low OSR values. These seem to be feasible solutions.

The final selection is OSR=10 to enlarge analog bandwidth.

Figure 4.3 DT-SDMs classified by SNR. SNR is averaged between modulators designed with 1.5 and optimized NTF infinity norm.

4.4 Continuous-time loop filter

Continuous-time filter has been obtained by using a preliminary version of ANATEST tool with 75% ELD.
Chapter 4. Application example: a 4th order CT-SDM

The result is shown in table 4.2. A screen capture of the tool is shown in fig. 4.4 and transient simulations are shown in fig. 4.5 and 4.6.

Table 4.2 Design summary

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Analog bandwidth</td>
<td>15MHz</td>
</tr>
<tr>
<td>Clock frequency</td>
<td>300MHz</td>
</tr>
<tr>
<td>Quantizer resolution</td>
<td>4 bits</td>
</tr>
<tr>
<td>Modulator order</td>
<td>4</td>
</tr>
<tr>
<td>ELD</td>
<td>0.75-1.25 Ts</td>
</tr>
<tr>
<td>Loop-filter poles (MHz)</td>
<td>±5.1j</td>
</tr>
<tr>
<td></td>
<td>±12.9j</td>
</tr>
<tr>
<td>Loop-filter zeros (MHz)</td>
<td>-3.8±16.3j</td>
</tr>
<tr>
<td></td>
<td>-11.5</td>
</tr>
<tr>
<td></td>
<td>-72.0</td>
</tr>
<tr>
<td>DC gain</td>
<td>31 dB</td>
</tr>
<tr>
<td>Phase margin $\phi$</td>
<td>22.6°</td>
</tr>
<tr>
<td>0dB crossing</td>
<td>58.0 MHz</td>
</tr>
<tr>
<td>$A_{\mu}$</td>
<td>1.18</td>
</tr>
<tr>
<td>Dynamic range</td>
<td>68 dB</td>
</tr>
<tr>
<td>Maximum SNR</td>
<td>66 dB</td>
</tr>
</tbody>
</table>

Figure 4.4 Screen capture of a preliminary version of ANATES tool
Chapter 4. Application example: a 4th order CT-SDM

Figure 4.5 Dynamic Range (from preliminary version of ANATEST)

Figure 4.6 Power spectral density of the output signal when the CT-SDM is simulated with a -2dB tone at 2MHz
(from preliminary version of ANATEST)
4.5 Architecture selection

The designed continuous-time loop-filter corresponds to $H_2(s)$ in fig. 4.7. $H_i(s)$ depends on architecture selection and STF specification.

![CT-SDM Block diagram](image)

The following restrictions have been taken into account in order to select an adequate architecture:

- The architecture should be included in the family described in chapter 0.
- For multibit quantizers $y(t)$ should be a voltage, such that A/D flash may be used.
- Signal may be added in current mode to simplify the circuit. That means that $a_i$ and $fbe$ coefficients are current steering D/As.
- A resistor placed on op-amp virtual ground is a more linear solution for v-i conversion than transconductances.
- State-space defines distortion on active stages.
- Input feedforward coefficients $b_i$ modify state-space. Usually they help to decrease distortion, but then STF is modified and anti-aliasing function may be lost.
- Distortion level and bandwidth of active stages depends on the allowed power consumption.
- Active stages added in front of the quantizer are the least restrictive in terms of noise and distortion.

- Due to multibit quantizer, a dynamic element matching technique may be needed to linearize D/A.

- Digital circuitry of dynamic element matching logic may increases ELD.

According to above restrictions, the following decisions have been taken:

- The integrators are implemented with op-amps of 600MHZ gain-bandwidth product.

- The architecture should be MFF or MFB but not both in order to decreases power consumption.

- A MFF architecture is preferred because it uses a lower number of D/A converters than MFB.

- The feedforward coefficients are transconductances, such that state-space addition is placed in front of the quantizer.

![Figure 4.8 Selected architecture.](image)

The selected architecture is shown in fig. 4.8. ABCD matrix is given by (4.1), where \( c_i \) corresponds to the gain of integrator \( i \) divided by the sampling period, and
$g_i$ corresponds to the ratio between local feedback resistor and input resistor of resonator $i$.

$$ABCD = \begin{pmatrix}
0 & -g_1 \cdot c_1 & 0 & 0 & c_1 & c_1 \\
c_2 & 0 & 0 & 0 & 0 & 0 \\
0 & c_3 & 0 & -g_2 \cdot c_3 & 0 & 0 \\
0 & 0 & c_4 & 0 & 0 & 0 \\
d_1 & d_2 & d_3 & d_4 & 0 & fbe
\end{pmatrix}$$ (4.1)

### 4.6 Coefficients setting

According to ABCD matrix in (4.1), there are 4 degrees of freedom in the system. Integrator gains have been selected as parameters, with unity initial value.

The tool and algorithm described in section 3.2.4 were developed after the development of this design. Therefore, the procedure described in [Nor97] was applied.

Results are shown in tables 4.3 and 4.4.

**Table 4.3 Initial coefficients set**

| Coefficients |  
|--------------|---|
| $c_1$ | $c_2$ | $c_3$ | $c_4$ |
| 1 | 1 | 1 | 1 |
| $d_1$ | $d_2$ | $d_3$ | $d_4$ |
| 1.27 | 0.45 | 0.17 | 0.02 |
| $g_1$ | $g_2$ | $fbe$ |
| 0.073 | 0.011 | 0.7 |

Maximum stable amplitude (test tone at 2MHz)

-2dB
Chapter 4. Application example: a 4th order CT-SDM

<table>
<thead>
<tr>
<th>Maximum state-space</th>
</tr>
</thead>
<tbody>
<tr>
<td>$x_1$</td>
</tr>
<tr>
<td>0.18</td>
</tr>
</tbody>
</table>

Table 4.4 Coefficient set after scaling

<table>
<thead>
<tr>
<th>Scaled Coefficients</th>
</tr>
</thead>
<tbody>
<tr>
<td>$c_1$</td>
</tr>
<tr>
<td>1.82</td>
</tr>
<tr>
<td>$d_1$</td>
</tr>
<tr>
<td>0.7</td>
</tr>
<tr>
<td>$g_1$</td>
</tr>
<tr>
<td>0.125</td>
</tr>
</tbody>
</table>

Maximum state-space (computed form ABCD matrix)

<table>
<thead>
<tr>
<th>$x_1$</th>
<th>$x_2$</th>
<th>$x_3$</th>
<th>$x_4$</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.324</td>
<td>0.463</td>
<td>0.395</td>
<td>0.765</td>
</tr>
</tbody>
</table>

Maximum state-space (simulated with a -2dB tone at 2MHz)

<table>
<thead>
<tr>
<th>$x_1$</th>
<th>$x_2$</th>
<th>$x_3$</th>
<th>$x_4$</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.331</td>
<td>0.394</td>
<td>0.398</td>
<td>0.783</td>
</tr>
</tbody>
</table>

4.7 Sensitivity to process variations.

Analog phase margin is the selected indicator for stability. Partial derivatives of phase margin may indicate tolerance to process variations. Every coefficient has been evaluated with nominal value to simplify the expressions. Some derivatives are expanded in Taylor series around nominal value. The analysis is valid for around ±20% coefficient variation.

$$\frac{\partial \phi}{\partial c_1} \approx -11.64 \cdot c_1^2 + 61.20 \cdot c_1 - 92.08 \quad (4.2)$$
Chapter 4. Application example: a 4th order CT-SDM

\[ \frac{\partial \varphi}{\partial c_2} \approx 187.66 \cdot c_2^4 - 122.41 \cdot c_2^3 - 11.44 \cdot c_2^2 - 63.68 \cdot c_2 - 38.23 \] (4.3)

\[ \frac{\partial \varphi}{\partial c_3} \approx 9.84 \cdot c_3^3 + 4.93 \cdot c_3^2 + 9.29 \cdot c_3 + 8.13 \] (4.4)

\[ \frac{\partial \varphi}{\partial c_4} \approx 2.11 \cdot c_4 + 12.61 \] (4.5)

\[ \frac{\partial \varphi}{\partial d_1} = \frac{-11.28}{1.82 \cdot d_1^2 - 0.35 \cdot d_1 + 0.04} \] (4.6)

\[ \frac{\partial \varphi}{\partial d_2} = \frac{-114.09}{1.20 \cdot d_2^2 - 2.39 \cdot d_2 + 4.50} \] (4.7)

\[ \frac{\partial \varphi}{\partial d_3} = \frac{21.7}{0.34 \cdot d_3^2 - 5.0 \cdot d_3 + 18.22} \] (4.8)

\[ \frac{\partial \varphi}{\partial d_4} = \frac{1221.74}{0.34 \cdot d_4^2 - 6.70 \cdot d_4 + 1355.62} \] (4.9)

\[ \frac{\partial \varphi}{\partial g_1} \approx 1.11 \cdot g_1^3 + 3.11 \cdot g_1^2 - 4.26 \cdot g_1 - 22.91 \] (4.10)

\[ \frac{\partial \varphi}{\partial g_2} \approx 0.07 + 0.005 \cdot g_2 \] (4.11)

\[ \frac{\partial \varphi}{\partial fbe} = \frac{156.62}{2.26 \cdot fbe^2 - 2.18 \cdot fbe + 3.83} \] (4.12)

Coefficient \( fbe \) has special influence on stability. Figure 4.9 shows simulated SNR versus \( fbe \) variation. Transient simulations were done with a -3dB tone at 7.5MHz.

Figure 4.10 shows simulated SNR versus ELD variation. Transient simulations were also done with a -3dB tone at 7.5MHz.
4.8 Sensitivity to D/A non-linearity

The target of this analysis is to specify the linearity of the main D/A converter and decide if a dynamic element matching algorithm is needed.

4.8.1 Behavioral model

D/A converter model consists of \( M - 1 \) unit elements, where \( M \) is the number of levels of input code. Each element has a weight \( w \) composed of a unitary value with an additive error. The errors are generated by a random variable with a normal distribution \( N(0, \sigma) \). D/A uses a selection vector that accomplishes the element
addressing for each one of the input codes. This selection vector may be generated in two ways:

- Linear addressing. This means that D/A has not memory and therefore, it always uses the same element pattern to generate analog output for every possible input-code. The element selection logic is a conventional Thermometer Decoder.

- Data Weighted Averaging. D/A generates analog output using the element addressing algorithm described in [Her03]. This technique implements a first order shaping over the D/A error.

A Simulink model is shown in fig. 4.11.

---

**Figure 4.11** Behavioral model with non-linear D/A and dynamic element matching technique.
4.8.2 Simulation results

Some of the results of transient simulations are shown in fig. 4.12. Matching error corresponds to the prediction of the circuit.

![Averaged output spectrum for a -4dB tone](image)

Figure 4.12 Averaged output spectra among 10 8192-points simulations.

4.9 Sensitivity to clock jitter.

The simplified model described in section 2.2.3 has been used to investigate sensitivity to jitter. The model has been simulated with a -3dB test tone at 7.5MHz. SNR decreases 3dB with rms standard deviations around 30ps, as is shown in fig. 4.13.
Chapter 4. Application example: a 4th order CT-SDM

Figure 4.13 Simulated tolerance to clock jitter.

4.10 Circuit blocks

Circuit blocks are described in [Gia03a] and [Gia03b].
Chapter 5

Experimental results

5.1 Chip architecture

The CT-SDM designed as is described in previous chapter has been fabricated in 0.13μm CMOS technology at Infineon Technologies. In order to help the testing of the chip, some programmable and/or auxiliary blocks have been added, as is shown in fig. 5.1.

![Testchip architecture diagram](image)

*Figure 5.1 Testchip architecture [Gia03a]*

Testchip lay-out is shown in fig. 5.2
5.2 Measurements

The PCB reproduced in fig. has been used for experimental evaluation.
Chapter 5. Experimental results

There was a logic analyzer to register modulator output. Measurement data were post-processed in Matlab.

The fabricated CT-SDM is stable when power supply is connected. After that, tuning resonant frequencies of loop-filter is accomplished, and under these conditions the following measurements have been taken.

The measurements included in this chapter are only a proof of concept for the proposed design methodology.

5.2.1 Dynamic Range and SNR

There are several measurements under different conditions in this section.

Figure 5.4 shows the output spectrum for a -10dBFS test tone located at 2MHz. SNR is limited by quantization noise rather than thermal noise. SNDR is 57.2dB, and therefore ENOB is 9.2 bits.

![Figure 5.4 Output spectrum with single-tone input](image)

Figure 5.4 Output spectrum with single-tone input
Figure 5.5 shows the output spectrum for a two-tones input. Intermodulation products are not symmetric.

Figure 5.6 shows the measured dynamic range for a tone located at 7.5MHz. Maximum SNR is 62.5dB and maximum SNDR is 61dB. Dynamic range is 67.5dB.

A summary of the measurements is shown in table 5.1.
Table 5.1 Summary

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Analog bandwidth</td>
<td>15MHz</td>
</tr>
<tr>
<td>Sampling frequency</td>
<td>300MHz</td>
</tr>
<tr>
<td>Dynamic Range</td>
<td>67.5dB</td>
</tr>
<tr>
<td>Maximum SNR</td>
<td>62.5dB</td>
</tr>
<tr>
<td>Maximum SNDR</td>
<td>61dB</td>
</tr>
<tr>
<td>Power Consumption (analog / digital)</td>
<td>65mW / 5mW</td>
</tr>
<tr>
<td>Technology</td>
<td>1.5V 0.13μm CMOS</td>
</tr>
</tbody>
</table>

5.2.2 Sensitivity to coefficient variation

Stability against coefficient \( fbe \) variation has been measured as an example of sensitivity to coefficient variation.

The input of the modulator has been grounded for the measurements. The modulator shows activity on its output due to thermal noise. A stable behavior is considered when output spectrum shows noise shaping and does not show limit cycles. A theoretical dynamic range is also computed on idle-channel output spectrum, as a full-scale tone power divided by the in-band noise power present in the spectrum.

Measurements are shown in fig. 5.7 on grey trace, together with simulated results, on black trace. Simulations models have input cancelled out and a random signal added in front of the quantizer. Random signal has a uniform distribution between \( \pm 1/15 \). Dynamic range values have been computed in the same way than that of measurements.
5.2.3 Sensitivity to excess-loop delay

The same kind of measurements than that of previous section has been performed to evaluate ELD impact on stability.

Measurements have been taken on idle-channel output spectrum and plotted in fig. 5.8 on grey trace. Black trace corresponds to simulated values.

It has to be pointed out that the modulator becomes unstable for lower ELD values than that of simulation predictions. Even so, the modulator remains stable and holds a certain dynamic range for a wide range of ELD values.
5.2.4 Sensitivity to clock jitter

Phase noise has been added to clock by means of a transformer and a variable voltage source. The amount of phase noise introduced has been measured with a jitter analyzer and a spectrum analyzer.

The measurements have been taken in idle-channel mode, such that the modulator is in the same conditions described in 2.2.2. Theoretical dynamic range has been computed from idle-channel output spectrum as was described in previous sections.

The result is shown in fig. 5.9. Pink trace corresponds to the measurements. Blue trace corresponds to simulated values with the fast model reported in 2.2.3. Black trace corresponds to the computation of the theoretical maximum dynamic range of the output of a 300MHz sampler when a full-scale tone at 15MHz is at the input of the sampler. A modulator with the same input cannot be placed above this curve. The same modulator in idle-channel mode should be placed as closer as possible to this curve.

![Figure 5.9 Clock Jitter sensitivity](image-url)
Chapter 5. Experimental results

It has to be pointed out that simulated and measured curves are very close, with differences between 1 and 2 dB, and are also very close to the theoretical limit. Dynamic range decreases 3dB for 30ps rms jitter.
References


[Ber04] J.E. Bertolín “Desarrollo de una herramienta de diseño y simulación de moduladores sigma-delta en tiempo continuo” Proyecto Fin de Carrera, Escuela Politécnica Superior, Universidad Carlos III de Madrid, 2004


References


[Sch03]  The delta-sigma toolbox, version 6.0, January 2003


Publications

- Publications of the author connected with this dissertation
  
  o In international journals


  o In international conferences


  - S. Paton, A. Di Giandomenico, L. Hernandez, A. Wiesbauer, T. Pötscher, M. Clara “A 12 bit Continuous-Time ΣΔ Modulator with 400MHz Clock and Low Jitter Sensitivity in 0.13µm CMOS” In Proc. Symp. VLSI Circ., pp 82-83, 2004


• **Other publications in which the author has collaborated**

  o **In international journals**


  o **In international conferences**


