

www.fairchildsemi.com

## **AN-6069**

# **Application Review and Comparative Evaluation of Low-Side Gate Drivers**

## Summary

Power MOSFETs require a gate drive circuit to translate the on/off signals from an analog or digital controller into the power signals necessary to control the MOSFET. This paper provides details of MOSFET switching action in applications with clamped inductive load, when used as a secondary synchronous rectifier, and driving pulse/gate drive transformers. Potential driver solutions, including discrete and integrated driver designs, are discussed. MOSFET driver datasheet current ratings are examined and circuits are presented to assist with evaluating the performance of drivers on the lab bench.

#### Introduction

In many low-to-medium power applications, a low-side (ground referenced) MOSFET is driven by the output pin of a PWM control IC to switch an inductive load. This solution is acceptable if the PWM output circuitry can drive the MOSFET with acceptable switching times without dissipating excessive power. As the system power requirements grow, the number of switches and associated drive circuitry increases. As control circuit complexity increases, it is becoming more common for IC manufacturers to omit onboard drivers because of grounding and noise problems.

Synchronous rectifiers (SRs) are increasingly used to replace standard rectifiers when high efficiency and increased power density are important. It is common for isolated power stages delivering tens of amps to parallel two or more low-resistance MOSFETs in each rectifying leg, and these devices require current pulses reaching several amps to switch the devices in the sub-100ns timeframe desired. External drivers can provide these high-current pulses and a means to implement timing to eliminate shoot-through and optimize efficiency to control the SR operation. In addition, drivers can translate logic control voltages to the most effective MOSFET drive level.

Low-side drivers are also used to drive transformers, which provide isolated MOSFET gate drive circuits or communication across the power supply isolation boundary. In these applications, a driver is required to handle concerns specific to transformer drive, discussed later.

Low-side drivers may seem a mundane topic; several papers have been written on the subject. Though often presented as an ideal voltage source that can source or sink current determined by the circuit's series impedance, the current available from a driver is, in fact, limited by the discrete or integrated circuit design. This note reviews the basic requirements of drivers from an application viewpoint, then investigates methods for testing and evaluating the current capability of drivers on the lab bench.

#### **Clamped Inductive Switching**

The simplified boost converter in Figure 1 provides the schematic for a typical power circuit with a clamped inductive load. When the MOSFET Q is turned on, the input voltage  $V_{\rm IN}$  is applied across inductor L and the current ramps up in a linear fashion to store energy in the inductor. When the MOSFET turns off, the inductor current flows through diode D1 and delivers energy to  $C_{\rm OUT}$  and  $R_{\rm LOAD}$  at voltage  $V_{\rm DC}$ . The inductor is assumed large enough to maintain current constant during the switching interval.



Figure 1. Simplified Boost Converter

The circuit waveforms for a MOSFET turning on into a clamped inductive load are illustrated in Figure 2.



Figure 2. MOSFET Turn on with Inductive Load

Figure 3 indicates the gate current paths active during the individual intervals of the MOSFET turn -on process.



Figure 3. Current Paths During MOSFET Turn on

 $R_{\rm G}$  represents the series combination of the MOSFET internal gate resistance along with any series gate resistor.  $R_{\rm HI}$  represents the driver's internal resistance whose effective value changes throughout the switching interval. As shown below, the driver current,  $I_{\rm G}$ , is determined by combining information presented in references [1] and [2].

During interval t1,  $I_G$  increases quickly and charges the combination of  $C_{GS}$  and  $C_{GD}$  to the gate threshold voltage  $V_{TH}$  through the path shown in Figure 3(a). In this interval, the MOSFET carries no inductor current.

As interval t2 begins, the MOSFET starts to conduct current in the linear mode as:

$$I_{D} = g_{m}(V_{GS} - V_{TH}) \tag{1}$$

through the current paths shown in Figure 3(b). The parallel combination of  $C_{GD}$  and  $C_{GS}$  are charged from the threshold voltage to a plateau level given by

$$V_{PL} = \frac{I_D}{g_m} + V_{TH} \tag{2}$$

as the drain current rises from zero to  $I_L$ .  $Q_{GS2}$  is the charge needed during this transition and can be determined from the MOSFET datasheet characteristic curves, as illustrated in the application example presented later in this section.  $Q_{GS2}$  allows calculation of the time required for this transition as:

$$t2 = t_{\text{IDS,rise}} = \frac{Q_{\text{GS2}}}{I_{\text{G}}}$$
 (3)

Throughout t2,  $V_{DS}$  remains at  $V_{OUT}$ , clamped by diode D. At the end of t2, the MOSFET conducts the full  $I_L$  current and the diode commutates.

As interval t3 commences, the gate current flows through  $C_{GD}$  and the MOSFET channel as shown in Figure 3(c). All of  $I_{G}$  is used to discharge  $C_{GD}$  as  $V_{GS}$  remains at  $V_{PL}$ , and  $V_{DS}$  begins to fall with a time period given by:

$$t3 = t_{\text{VDS,fall}} = \frac{Q_{\text{GD}}}{I_{\text{G}}} \tag{4}$$

In interval t4,  $I_G$  flows through a combination of  $C_{GS}$ ,  $C_{GD}$ , and the decreasing channel resistance  $R_{DS}$ , as shown in Figure 3(d). During t4, the gate-source voltage rises from the plateau level to  $V_{DD}$ . This allows determination of the total gate charge  $Q_{G,T}$  required to turn on the MOSFET.

As the drain current rises during t2 and  $V_{DS}$  falls during t3, the MOSFET has simultaneous high voltage across it and high current flowing through it, so the instantaneous power can be very high. An equation relating  $I_G$  to the switching loss during the turn on interval is:

$$P_{SW,ON} = \left(\frac{V_{IN} \times I_{LOAD}}{2}\right) \left(f_{SW}\right) \left(\frac{Q_{GS2}}{I_{G,t2}} + \frac{Q_{GD}}{I_{G,t3}}\right)$$
(5)

This equation shows the importance of the magnitude of  $I_G$  in relation to the switching losses. Unfortunately, there are no formal equations to calculate the current available from a given driver as the output voltage swings throughout its range. Empirical methods can determine the value of  $I_G$  at different driver output voltage levels and are presented in the section "Evaluating Drivers on the Bench" below.

For a practical example, the gate-source voltage versus total gate charge is reproduced from the Fairchild FCP20N60 power MOSFET datasheet in Figure 4. The curve was produced using a test circuit that drives the gate of the Device Under Test (DUT) with a small current source of 3mA. In this example, the gate charge needed to reach the threshold voltage of 3V is approximately 7nC. The charge required during interval t2,  $Q_{GS2}$ , is found to be 14nC - 7nC = 7nC. In interval t3, the value of  $Q_{GD}$  is found to be  $Q_{GD} = 46nC - 14nC = 32nC$ . In this typical case, the effect of  $Q_{GD}$  on the switching loss is more significant than the contribution resulting from  $Q_{GS2}$ .



Figure 4.  $V_{GS}$  vs.  $Q_g$  for FCP20N60

With  $V_{GS}$  at final drive level, the value for  $Q_{G,total}$  is known. To find the average current required from the bias supply:

$$I_{DD} = Q_G \cdot f_{SW} \tag{6}$$

where  $f_{sw}$  is the switching frequency of the power stage. With the average current requirement known, the input power drawn from the  $V_{DD}$  bias supply can be found as:

$$P_{dr} = V_{DD} \cdot I_{DD} = V_{DD} \cdot Q_{G} \cdot f_{SW}$$
 (7)

The circuit waveforms and current paths during inductive load turn off are similar to those for turn on, but taken in a reverse order. For brevity, the circuit waveforms are indicated in Figure 5, but the current paths are not shown.



Figure 5. MOSFET Turn Off with Inductive Load

In the t5 interval,  $I_G$  rises to discharge  $V_{GS}$  from  $V_{DD}$  to the plateau level defined by (2). In the t6 interval,  $V_{GS}$  remains at the plateau voltage while  $V_{DS}$  rises to the off state voltage. The t6 interval lasts for a time approximated by:

$$t6 = t_{\text{VDS,rise}} = \frac{Q_{\text{GD}}}{I_{\text{G}}}$$
 (8)

In interval t7, the drain current  $I_{DS}$  falls from the value of  $I_L$  to 0 while  $V_{GS}$  falls from  $V_{PL}$  to  $V_{TH}$ . This time interval is given by:

$$t7 = t_{\text{IDS,fall}} = \frac{Q_{\text{GS,2}}}{I_{\text{G}}}$$
 (9)

In the t8 interval,  $V_{GS}$  is discharged from the threshold voltage to zero.

An equation relating  $I_G$  to the switching loss during the turn off interval is given as:

$$P_{\text{SW.OFF}} = \left(\frac{V_{\text{IN}} \times I_{\text{LOAD}}}{2}\right) \cdot \left(f_{\text{SW}}\right) \cdot \left(\frac{Q_{\text{GD}}}{I_{\text{G,t6}}} + \frac{Q_{\text{GS2}}}{I_{\text{G,t7}}}\right) \quad (10)$$

## **Synchronous Rectifier Operation**

A MOSFET operated as a synchronous rectifier (SR) experiences a switching interval significantly different from the case of a clamped inductive load. Figure 6 shows a simplified forward converter power stage with a synchronous rectifier  $Q_{SR}$  in place of the freewheel diode.



Figure 6. Simplified Forward Converter

In this example, an SR signal generated by the control circuit crosses the isolation boundary to keep the synchronous rectifier  $Q_{SR}$  on while Q1 is off. However, the SR signal should command  $Q_{SR}$  to turn off before Q1 turns on to apply positive voltage to the transformer. Figure 7 shows four intervals used to illustrate the turn-off sequence of the synchronous rectifier.



Figure 7. SR MOSFET Turn Off

Prior to turn off, the MOSFET conducts load current  $I_L$  through the resistive channel  $R_{DS}$  and the drain-to-source voltage is negative. In Figure 7(a) the output of the driver is low and the combination of  $C_{GD}$  and  $C_{GS}$  are discharged in parallel in a time interval given by:

$$t_{\text{off}} = \frac{Q_{Q,SR}}{I_{C}} \tag{11}$$

where  $Q_{OSR}$  is defined in reference [3] to be:

$$Q_{Q,SR} = (C_{GS} + C_{GD,SR}) \cdot V_{DD}$$
 (12)

Also in reference [3], C<sub>GS,SR</sub> is estimated as:

$$C_{GD,SR} = 2 \cdot C_{RSS,SPEC} \cdot \sqrt{\frac{V_{DS,SPEC}}{0.5 \cdot V_{DD}}}$$
 (13)

From standard MOSFET nomenclature:

$$C_{GS} = C_{ISS} - C_{RSS} \tag{14}$$

In Figure 7(b), the MOSFET is fully off,  $I_L$  flows through the body diode, and the  $V_{SEC}$  polarity has not changed. When  $V_{SEC}$  changes polarity, as shown in Figure 7(c), current flows from  $V_{SEC}$  to recover the body diode stored charge and the diode commutates. In Figure 7(d), the body diode has been fully recovered and  $V_{DS}$  rises quickly. The high dV/dT on the MOSFET drain can cause a capacitive current to flow through the  $C_{DS}/C_{GS}$  voltage divider, so a driver with strong current sink capability is essential to hold the gate voltage below the threshold voltage.

In the synchronous rectifier application,  $I_G$  does not affect switching losses as it did in the clamped inductive load application. However, the paralleled MOSFETS used in SR applications require high-current pulses to switch effectively, and high current drivers are often located in close proximity.

#### **Transformer Drive Applications**

In power converters such as a half-bridge, full-bridge, two-switch forward converters; and active clamp forward converters there are high-side switches or a combination of high/low switches that must be controlled. If galvanic isolation is not needed between the control and the power switches, the MOSFETs may be driven with a semiconductor half-bridge gate driver, but the inherent propagation delay must be considered in the design. For circuits that need isolation or can benefit from short propagation delays, the gate drive transformer should be considered as a potential solution.

In a related application, it is often necessary to provide high-speed communication between the primary and secondary sides of an isolated converter. This can be accomplished using technologies such as opto-isolators with digital outputs or magnetic pulse transformers. These pulse transformers are similar to the gate drive transformer, but they are only required to transmit logic signals instead of delivering the high-current pulses to turn a power MOSFET on and off.

The simplified circuit of Figure 8 is used to illustrate the basic operation of a low-side driver and pulse transformer used in a communication circuit. The transformer is shown as ideal transformer with turns ratio NP:NS = 1:1 in parallel

with magnetizing inductance  $L_{MAG}$ . In both cases, the DC blocking capacitor  $C_{C}$  is large enough so that its voltage is approximately constant.



Figure 8. Simplified Pulse Transformer Circuit

In Figure 9, the circuit is modified so that the resistor is replaced by the gate-to-source terminal of a MOSFET located on the high side of a bridge circuit.



Figure 9. Simplified Gate Drive Transformer Circuit

0(a) shows the operational waveforms for the pulse transformer circuit, while 0(b) shows operation in a gate drive application.



Figure 10. (a) Pulse Transformer Waveforms and (b) Gate Drive Transformer Waveforms

The output of the driver swings from 0V to  $V_{DD}$  producing a DC component equal to  $V_{DD} \, x$  duty cycle. If this voltage is

applied directly to the primary winding of T1, the transformer would saturate and not be able to transmit useful information. To prevent this, coupling capacitor  $C_C$  is inserted in series with the primary winding to block the DC voltage while passing the AC portion of the  $V_{OUT}$  signal. Transformers designed for pulse and gate drive applications usually specify a voltage-time product the device can withstand without saturating the transformer.

In many cases, the same transformer could be used as either a pulse transformer operation or a gate drive transformer. In 0, the major difference between the two applications is in the current waveforms. With a constant drive voltage and magnetizing inductance, L<sub>MAG</sub>, the magnetizing current I<sub>MAG</sub> is the same in both circuits. In the pulse transformer waveforms shown in O(a), the resistor current IR follows the secondary voltage V<sub>S</sub>, and the driver supplies a current that is the sum of these two components. In the MOSFET gate waveforms shown the gate current IG is positive pulses at turn on and negative pulses at turn off. As in the first example, the driver supplies a current that is the sum of these two components, but the waveform has a larger RMS value due to the highcurrent pulses.

It is important to examine the direction of current flow between driver and transformer for the examples of 0. When  $V_{OUT}$  swings high as shown Figure 11(a), one might expect the driver to immediately source current. However, the magnetizing current is negative and, if the load current is not larger than the magnetizing current, the driver must sink current until IDR goes positive. The opposite situation exists in Figure 11(b), when  $V_{OUT}$  goes from high to low and the driver must source current when expected to operate as a current sink. Figure 11(c) shows additional diodes providing a current path if the driver cannot sink current when  $V_{OUT}$  is high or source current when  $V_{OUT}$  is low, as found in drivers with a bipolar output stage.





Figure 11. Current Flow and Diode Clamp Circuit for Transformer Driver

If the transformer is designed with low leakage inductance, the propagation delays through the transformer can be less than 50ns. The GT03 series of transformers from ICE Components<sup>[4]</sup> is an example of devices with leakage inductance of a few hundred nanoHenries. This is achieved by using tightly coupled windings on a small ferrite core.

In the previous transformer examples, the positive and negative peaks vary with duty cycle, while the secondary voltage  $V_S$  swings around zero volts. In a pulse transformer application, the pulses might feed circuits that cannot accept the negative-going pulses. The circuit in Figure 12 incorporates a clamp circuit consisting of a second coupling capacitor  $C_{CS}$  and a diode that restores the DC level of the secondary voltage.



Figure 12. Pulse Transformer with DC Restore Circuit

Series resistor  $R_S$  serves to damp the initial transient at startup when  $C_{CS}$  is initially uncharged, and is often a discrete resistor in addition to the internal driver impedance. From classical RLC circuit theory, a value of  $R_S$  for critical damping is approximately:

$$R_{S} = 2 \cdot \sqrt{\frac{L_{MAG}}{C_{CC}}}$$
 (15)

where  $L_{\text{MAG}}$  is the magnetizing inductance of the transformer.

Figure 13 shows a gate drive application circuit that utilizes the DC restore circuit of the previous example with some additional modifications.



Figure 13. Improved Gate Drive Transformer Circuit

The PNP transistor added at the gate of the MOSFET is turned on when the secondary voltage goes negative to speed up the turn-off time of the MOSFET.

Reference [3], "Design and Application Guide for High Speed MOSFET Gate Drive Circuits," offers further information on transformer-coupled gate drives and should be consulted for detailed design methodology beyond the scope of the present topic.

## **Discrete or Integrated Drivers**

External drivers can be designed using discrete transistors or integrated circuit solutions that come as predesigned blocks. To select a solution, designers must evaluate the competing size, features, cost, and the overall range of applications to be covered. Regardless of the driver selection, there are some common requirements. Integrated or discrete-design drivers need a local bypass capacitor to supply the high current pulses delivered during the switching intervals and might include a resistor between the driver and the PWM supply V<sub>DD</sub>. In general, drivers have the greatest impact when located close to the MOSFET gate-source connections to minimize parasitic inductance and resistance effects.

Discrete solutions can be designed using bipolar transistors, as shown in Figure 14. The NPN/PNP totem pole features a non-inverting configuration driven by the PWM output. This circuit prevents shoot-through in the bipolar stage because only one of the totem pole devices can be forward biased at a time. In the bipolar common emitter configuration, the driving signal must have fast edges to provide fast switching, and it should be noted that the MOSFET gate is not ohmically connected to the rail when high or low.



Figure 14. Discrete Bipolar Transistor Drive Circuit

The PMOS/NMOS version shown in Figure 15 has a natural inversion and would require an inverter to follow the PWM signal polarity. This circuit offers rail-to-rail operation, but shoot-through is a problem that must be considered in design because both devices can conduct when the common gate node voltage is in the middle part of the  $V_{\rm DD}$  range.



Figure 15. Discrete PMOS/NMOS Drive Circuit

Using the discrete driver approach leads to a higher component count that requires more PCB board space and more assembly and test time. The higher component count can lead to more procurement costs and reliability concerns. If the input signal comes from a logic circuit or a low-voltage PWM, the discrete driver requires additional circuitry to translate from logic levels to power drive levels.

Integrated circuit drivers offer significant benefits in addition to large pulse current capability. New integrated dual drivers in 3x3mm packages and single drivers in 2x2mm packages include a thermal pad for heat removal. These devices require less board space than discrete solutions, while offering enhanced thermal performance, so they are well-suited for the most dense power designs. Features integrated into the device, such as an enable function and UVLO, create ease of use and reduce component-level design. It has been common practice to offer drivers with TTL-compatible input thresholds that can accept inputs ranging from logic-level signals up to the V<sub>DD</sub> range of the device. Drivers utilizing CMOS input thresholds ( $2/3 \text{ V}_{DD} = \text{high}$ ,  $1/3 \text{V}_{DD} = \text{low}$ ) can help alleviate noise issues or set more accurate timing delays at the input of the driver.

#### **Driver Datasheet Current Ratings**

Driver datasheet current ratings and test conditions can lead to confusion. Many consider the gate driver to be a near ideal voltage source that can instantly deliver current as determined by the circuit series resistance. This is not necessarily true. Usually, the current available from a driver is limited by the internal circuit design, regardless of the semiconductor technology used. This self-limiting nature should not be confused with self-protecting; if a driver output is shorted high or low, the device is likely to fail.

Common methods used for driver datasheet current ratings:

- Peak current available from device, usually at initial turn on at maximum V<sub>DD</sub>
- Current available with the output clamped at a specific voltage, often around  $V_{\rm DD}/2$
- Current available with low value resistance to rails (perhaps  $0.5\Omega$ , even short circuit)
- Current measured with a current probe

Integrated MOSFET drivers are commonly available in one of three technologies: primarily MOSFET, bipolar, or a combination of the two, often referred to as "compound" devices. The MOSFET and bipolar versions are similar to the discrete solutions previously mentioned, while the compound design combines features from both technologies.

For low-side drivers built with a MOS output state (PMOS high side and NMOS low side, similar to the discrete circuit illustrated in Figure 15), the datasheet current rating is generally specified as the peak current available from the part, often specified with  $V_{\rm DD}$  near the maximum rating of the part. Figure 16 shows the output current and voltage for a 4A driver using test methods detailed in the section "Evaluating Drivers on the Bench" below. This testing shows that the internal circuitry limits the peak output current to a value near the rated 4A with no external resistor.



Figure 16. PMOS/NMOS Driver Vout and Iout

The PMOS/NMOS drivers usually specify the driver output resistance when it is sinking or sourcing a specified current, such as 100mA. It is interesting to note that the MOS-type driver does not attain the  $R_{O,high}$  or  $R_{O,low}$  resistance values immediately when the device begins switching. For example, 4A drivers commonly specify a value for  $R_{O,high}$  or  $R_{O,low}$  from  $1-2\Omega.$  If the devices reached this low resistance value instantaneously, the peak currents would be more than 7A with  $V_{DD}=15 V.$ 

In compound devices, bipolar and MOSFET devices are combined in a parallel configuration, such as the one shown in Figure 17, where the power output devices are shaded. The bipolar transistors are able to deliver high sink and source current, while the output voltage swings through the middle of the output range. The PMOS and NMOS operate in parallel with the bipolar devices to pull the output voltage to the positive or negative rail as required.



Figure 17. Compound Driver Output Stage

For compound drivers, the output current is often specified with the output voltage at a specified voltage, such as  $V_{\rm DD}/2$ , to highlight the current that is available during the Miller plateau region of the  $V_{\rm GS}$  waveform. In tests performed using the methods described in section "Evaluating Drivers on the Bench" below, the peak output current is generally higher than the current specified at  $V_{\rm DD}/2$ . Figure 18 shows the sink current capability of a 4A compound driver (FAN3224C) to be 4.76A, while the output is at 6.1V after reaching a peak just under 6A. A compound driver rated at 4A might deliver a higher peak current than a comparably rated PMOS/NMOS driver. This type of information is practically impossible to obtain from the driver datasheets, so specific test methods are required.



Figure 18. Compound Driver Current Sink Waveform

## **Evaluating Drivers on the Bench**

Real-world driver comparisons are difficult to perform in the lab because the fast signal ramp rates cause complex interactions between the inductive and capacitive circuit components. These fast edge rates can introduce overshoots and undershoots of several volts. Some examples to help quantify this effect in power circuits can be found in reference [5]. Although the parasitic inductance varies

according to specific circuit layout and ground structure, reference [6] gives an approximate value of 10nH/inch (4nH/cm) for microstrip on FR-4 with the trace exposed to air on one side. This provides an estimate that can be used with the circuit capacitance to calculate a damping resistor when needed.

It is difficult to compare competing devices using only datasheets, which offer information produced using different test conditions. Competing technologies used in integrated circuit solutions further complicate device comparison. In the following paragraphs, several circuits that can be used to test and compare drivers on the bench are presented.

Figure 19 shows a circuit that can be used to test the pulsed current source capability of a driver by clamping  $V_{OUT}$  to a level equal to  $V_{DSCH} + V_{DZEN}$  when the output is high. To minimize power dissipation, the input is driven with a 200ns positive-going pulse (for non-inverting driver) with a 2% duty cycle. In this circuit, the positive-going voltage across  $R_{CS}$  is used to monitor the current sourced out of the driver. To change the value of the output clamping voltage, the voltage rating of  $D_{ZEN}$  must be changed.



Figure 19. Current Source Test Circuit with Clamped V<sub>OUT</sub>

Figure 20 shows a circuit used to test the pulsed current sink capability of a driver with the output voltage clamped at a level  $V_{ADJ}$ - $VD_{SCH}$ . Here, the input is driven with a 200ns negative-going pulse (for a non-inverting driver) with a 2% duty cycle. In this circuit, the negative-going voltage across  $R_{CS}$  is used to monitor the current that the driver is sinking.



Figure 20. Current Sink Test Circuit with Clamped Vout

In both these circuits, there is a voltage transient that may last for 50-100ns as the current increases to the limits of the driver. A compact layout using surface mount components keeps the loop area small to minimize parasitic inductance.

The two previous circuits require a unique surface mount layout. It is possible to evaluate driver current capability by connecting a relatively large capacitive load on the output of a driver with the simple circuit shown in Figure 21.



Figure 21. "Large" Load Test Circuit

For a starting point, C<sub>LOAD</sub> is chosen to be 100 times larger than the load used for rise and fall time measurements and the input is driven with a 1kHz square wave. On typical datasheets, 2A drivers are specified with 1nF load for the rise and fall time specifications, so C<sub>LOAD</sub> would be selected to be 0.1µF. This relatively large load prevents the output from changing rapidly, allowing the driver output current to reach its internal limiting value. A current probe, IPRB, can be used to monitor the output current along with the output voltage V<sub>OUT</sub> on an oscilloscope. This enables plotting the output current available at the corresponding output voltage. Bench comparisons have shown that the current measurement obtained using this method agrees closely with that obtained using the clamp circuits in Figure 19 and Figure 20. In addition, the slower current rise and fall times allow the current measurements to be made comfortably within the bandwidth limits of a current probe.

Figure 22 shows the waveforms obtained using the test circuit shown in Figure 21 to evaluate a 2A sink / 1.5A source driver (FAN3227C) with a compound output stage. When the driver input,  $V_{\rm IN}$ , goes high, there is a transient glitch on the  $V_{\rm OUT}$  trace as the output current quickly increases to 3A through the inductance of the current probe loop. After approximately 70ns, the current has reached its peak value and the voltage spike across the parasitic inductances vanishes. With  $V_{\rm OUT}=6V$ , the output current is measured as 1.5A (source current).



Figure 22. Compound Driver Current Source Waveforms

Figure 22 shows the leading spike across the inductance introduced by the wire loop inserted in the circuit to enable use of a current probe. If the wire loop is removed and the  $0.1\mu F$  surface mount capacitor is installed in a layout with minimal parasitic inductance, the waveforms shown in Figure 23 are obtained. In short intervals where the voltage waveform is approximately linear, the basic relation is:

$$I = C_{LOAD} \cdot \left(\frac{dV_{OUT}}{dT}\right)$$
 (16)

can be applied to provide an estimate of the current.



Figure 23. Compound Driver Current Estimation

The oscillogram in Figure 23 allows calculation of current during the cursor interval as:

$$I = 0.1 \mu F \cdot \left(\frac{1.131 V}{40.6 ns}\right) = 2.8 A \tag{17}$$

providing close agreement with the peak value seen in the  $I_{OUT}$  trace in Figure 22. A similar calculation around  $V_{OUT} = 6V$  provides a current estimation of 1.5A, nearly identical to the result obtained with direct current measurement using a current probe. The close agreement between the current measurement techniques using the large load helps develop confidence in the results obtained.

## Conclusion

Low-side drivers are used to drive power MOSFETs in applications including clamped inductive load switching, synchronous rectifier circuits, and pulse/gate transformer drive circuits. The relationship of gate drive current to the MOSFET switching and transition intervals has been detailed during the prominent MOSFET switching intervals. Potential driver solutions; including discrete components, integrated PMOS/NMOS, and compound drivers, were examined. Some of the non-ideal characteristics of the various driver circuits were highlighted.

There is not a simple unified method to characterize the output current sink and source capability of the many types of drivers available. The test circuits presented in this note can be used to investigate the  $V_{OUT}$  vs.  $I_{OUT}$  capability of discrete and integrated circuit drivers, enabling evaluation and comparison of drivers for a range of applications.

### References

- [1] 2006 Fairchild Power Seminar Topic, "Understanding Modern Power MOSFETs," available on the fairchildsemi.com website at the link: <a href="http://www.fairchildsemi.com/powerseminar/pdf/understanding\_modern\_power\_mOSFETs.pdf">http://www.fairchildsemi.com/powerseminar/pdf/understanding\_modern\_power\_mOSFETs.pdf</a>
- [2] Oh, K. S., "MOSFET Basics", July, 2000, available as AN9010 from the fairchildsemi.com website.
- [3] Balogh, L. "Design and Application Guide for High Speed MOSFET Gate Drive Circuits," Power Supply Design Seminar SEM-1400, Topic 2, Texas Instruments Literature No. SLUP169.
- [4] ICE Components Gate Drive Transformer Datasheet "GT03.pdf" dated 10/06, available from <a href="www.icecomponents.com">www.icecomponents.com</a>.
- [5] 2006 Fairchild Power Seminar Topic, "Practical Power Application Issues for High Power Systems," available on the fairchildsemi.com website at the link: http://www.fairchildsemi.com/powerseminar/pdf/practical\_power\_high\_power\_systems.pdf
- [6] Johnson, H. Dr, "High-Speed Digital Design On-Line Newsletter," Vol. 3 Issue 8, www.sigcon.com/Pubs/news/3 8.htm

## **Author**

Mark Dennis was born in Troy, NC, and received the Bachelor of Engineering degree from Duke University in 1983. After graduation he has worked in industries encompassing power electronics applications such as offline and DC to DC power supply design for telecom and computer systems, high voltage supplies for electrostatic precipitators, and online UPS systems. For over eight years Mark has been working in the semiconductor industry and he is employed by Fairchild Semiconductor as a Staff Engineer working in High Power Systems.

## **Related Parts**

| Туре      | Part<br>Number | Gate Drive <sup>(1)</sup><br>(Sink/Src) | Input<br>Threshold      | Logic                                                                        | Package       |
|-----------|----------------|-----------------------------------------|-------------------------|------------------------------------------------------------------------------|---------------|
| Single 1A | FAN3111C       | +1.1A / -0.9A                           | CMOS                    | Single Channel of Dual-Input/Single-Output                                   | SOT23-5, MLP6 |
| Single 1A | FAN3111E       | +1.1A / -0.9A                           | External <sup>(2)</sup> | Single Non-Inverting Channel with External Reference                         | SOT23-5, MLP6 |
| Single 2A | FAN3100C       | +2.5A / -1.8A                           | CMOS                    | Single Channel of Two-Input/One-Output                                       | SOT23-5, MLP6 |
| Single 2A | FAN3100T       | +2.5A / -1.8A                           | TTL                     | Single Channel of Two-Input/One-Output                                       | SOT23-5, MLP6 |
| Dual 2A   | FAN3216T       | +2.4A / -1.6A                           | TTL                     | Dual Inverting Channels                                                      | SOIC8         |
| Dual 2A   | FAN3217T       | +2.4A / -1.6A                           | TTL                     | Dual Non-Inverting Channels                                                  | SOIC8         |
| Dual 2A   | FAN3226C       | +2.4A / -1.6A                           | CMOS                    | Dual Inverting Channels + Dual Enable                                        | SOIC8, MLP8   |
| Dual 2A   | FAN3226T       | +2.4A / -1.6A                           | TTL                     | Dual Inverting Channels + Dual Enable                                        | SOIC8, MLP8   |
| Dual 2A   | FAN3227C       | +2.4A / -1.6A                           | CMOS                    | Dual Non-Inverting Channels + Dual Enable                                    | SOIC8, MLP8   |
| Dual 2A   | FAN3227T       | +2.4A / -1.6A                           | TTL                     | Dual Non-Inverting Channels + Dual Enable                                    | SOIC8, MLP8   |
| Dual 2A   | FAN3228C       | +2.4A / -1.6A                           | CMOS                    | Dual Channels of Two-Input/One-Output, Pin Config.1                          | SOIC8, MLP8   |
| Dual 2A   | FAN3228T       | +2.4A / -1.6A                           | TTL                     | Dual Channels of Two-Input/One-Output, Pin Config.1                          | SOIC8, MLP8   |
| Dual 2A   | FAN3229C       | +2.4A / -1.6A                           | CMOS                    | Dual Channels of Two-Input/One-Output, Pin Config.2                          | SOIC8, MLP8   |
| Dual 2A   | FAN3229T       | +2.4A / -1.6A                           | TTL                     | Dual Channels of Two-Input/One-Output, Pin Config.2                          | SOIC8, MLP8   |
| Dual 2A   | FAN3268T       | +2.4A / -1.6A                           | TTL                     | 20V Non-Inverting Channel (NMOS) and Inverting Channel (PMOS) + Dual Enables | SOIC8         |
| Dual 2A   | FAN3278T       | +2.4A / -1.6A                           | TTL                     | 30V Non-Inverting Channel (NMOS) and Inverting Channel (PMOS) + Dual Enables | SOIC8         |
| Dual 4A   | FAN3213T       | +4.3A / -2.8A                           | TTL                     | Dual Inverting Channels                                                      | SOIC8         |
| Dual 4A   | FAN3214T       | +4.3A / -2.8A                           | TTL                     | Dual Non-Inverting Channels                                                  | SOIC8         |
| Dual 4A   | FAN3223C       | +4.3A / -2.8A                           | CMOS                    | Dual Inverting Channels + Dual Enable                                        | SOIC8, MLP8   |
| Dual 4A   | FAN3223T       | +4.3A / -2.8A                           | TTL                     | Dual Inverting Channels + Dual Enable                                        | SOIC8, MLP8   |
| Dual 4A   | FAN3224C       | +4.3A / -2.8A                           | CMOS                    | Dual Non-Inverting Channels + Dual Enable                                    | SOIC8, MLP8   |
| Dual 4A   | FAN3224T       | +4.3A / -2.8A                           | TTL                     | Dual Non-Inverting Channels + Dual Enable                                    | SOIC8, MLP8   |
| Dual 4A   | FAN3225C       | +4.3A / -2.8A                           | CMOS                    | Dual Channels of Two-Input/One-Output                                        | SOIC8, MLP8   |
| Dual 4A   | FAN3225T       | +4.3A / -2.8A                           | TTL                     | Dual Channels of Two-Input/One-Output                                        | SOIC8, MLP8   |
| Single 9A | FAN3121C       | +9.7A / -7.1A                           | CMOS                    | Single Inverting Channel + Enable                                            | SOIC8, MLP8   |
| Single 9A | FAN3121T       | +9.7A / -7.1A                           | TTL                     | Single Inverting Channel + Enable                                            | SOIC8, MLP8   |
| Single 9A | FAN3122T       | +9.7A / -7.1A                           | CMOS                    | Single Non-Inverting Channel + Enable                                        | SOIC8, MLP8   |
| Single 9A | FAN3122C       | +9.7A / -7.1A                           | TTL                     | Single Non-Inverting Channel + Enable                                        | SOIC8, MLP8   |

## Notes:

- 1. Typical currents with OUTx at 6V and V<sub>DD</sub>=12V.
- 2. Thresholds proportional to an externally supplied reference voltage.

To review the datasheets for the above low-side gate drivers, visit Fairchild Semiconductor's website at: <a href="http://www.fairchildsemi.com/sitesearch/fsc.jsp?command=eq&attr1=AAAFamily&attr2=Low-Side+Drivers">http://www.fairchildsemi.com/sitesearch/fsc.jsp?command=eq&attr1=AAAFamily&attr2=Low-Side+Drivers</a>

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.