SEGMENTED-VIRTUAL MEMORY DESIGN FOR
AN ALGOL 68 COMPILER

By
MARK GOTO
Bachelor of University Studies
Oklahoma State University
Stillwater, Oklahoma
1975

Submitted to the Faculty of the
Graduate College of the
Oklahoma State University
in partial fulfillment of
the requirements for
the Degree of
MASTER OF SCIENCE
July, 1978
SEGMENTED-VIRTUAL MEMORY DESIGN FOR
AN ALGOL 68 COMPILER

THESIS APPROVED:

R. E. Hedrick
Thesis Adviser

J. P. Chamberlain

James R. Vondran

Norman H. Huxham
Dean of Graduate College
PREFACE

This thesis is a description of a design for an ALGOL 68 run-time organization. The design relies heavily on a segmented-virtual memory scheme for simulating a large memory store and handling memory management requests. The author would like to thank each of the members of the Computing and Information Sciences Department who have made his study at O.S.U. enjoyable, and especially Dr. G. E. Hedrick who has been more than his advisor. The author would also like to acknowledge the support of the National Science Foundation for sponsoring this research under grant NSF-MCS576-06090.
## LIST OF TABLES

<table>
<thead>
<tr>
<th>Table</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>I. Versions of the OSU ALGOL 68 Compiler</td>
<td>3</td>
</tr>
<tr>
<td>II. Paging Environment Routines</td>
<td>20</td>
</tr>
<tr>
<td>III. Segmented Environment Routines</td>
<td>25</td>
</tr>
<tr>
<td>IV. Items Allocated on the Heap</td>
<td>28</td>
</tr>
<tr>
<td>V. Items Allocated on the Stack</td>
<td>29</td>
</tr>
</tbody>
</table>
LIST OF FIGURES

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.</td>
<td>The Layered Environments</td>
<td>15</td>
</tr>
<tr>
<td>2.</td>
<td>Mapping the Virtual Space into the Physical Space</td>
<td>17</td>
</tr>
<tr>
<td>3.</td>
<td>Location of the PMT</td>
<td>19</td>
</tr>
<tr>
<td>4.</td>
<td>Correspondence between SMT entries and PMT entries</td>
<td>21</td>
</tr>
<tr>
<td>5.</td>
<td>SMT structures</td>
<td>23</td>
</tr>
<tr>
<td>6.</td>
<td>Stack and Heap Storage in Segmented Memory</td>
<td>27</td>
</tr>
<tr>
<td>7.</td>
<td>Stack Display Layout</td>
<td>31</td>
</tr>
<tr>
<td>8.</td>
<td>Stack Environment for Parallel Processes</td>
<td>35</td>
</tr>
</tbody>
</table>
CHAPTER 1

INTRODUCTION

Objectives

Since 1973 a project has been underway at Oklahoma State University to write a portable compiler for the ALGOL 68 language (1) (2) (3) (4). This project was started by an implementation of a subset translator and an interpretive executor with the original intent of providing a scientific subset compiler (1). Since that time, many modifications and additions have been incorporated with the long range goal of providing full support of the ALGOL 68 language. As a result of this work, it has been recognized by people concerned with this project that the run-time environment provided by the current interpretive executor is inadequate for the expanding implementation and on-going work. Therefore, it was decided to revise the present executor so as to increase the flexibility of the storage management functions.

Prior to 1977, the Oklahoma State University ALGOL 68 compiler had only limited storage management beyond the classical stack environment. The main objective of this thesis is to present a run-time environment design that
would simplify implementation of non-LIFO storage allocation such as ALGOL 68 heap generators, flexible multiple values and transput-file information. Other objectives of this design are to handle large ALGOL 68 user storage demands on small computers and to ease implementation of ALGOL 68 parallel processing.

History of the Oklahoma State University ALGOL 68 compiler

In 1973, John Jensen implemented a scientific subset compiler for ALGOL 68 on an IBM 1130 with 8K 16-bit words of storage (1). This original version (referred to here as Version I) of the Oklahoma State University ALGOL 68 compiler has developed into an implementation that supports a sizable subset of the language.

Major contributions have come from thesis work by Roger Berry (2), Alan Eyler (3), Walter Seay (4) and Alan Robertson (5). This includes development of a subset ALGOL 68 transput package, addition of procedures to the Version I compiler and the enhancement of mode processing. Other contributions have come from several students who volunteered time to work on this project, most notably Larry Hanes, Charles Hanes and Alan Robertson.

-------------

"1K" is equivalent to 1024.
Berry's (2) implementation of formatted transput resulted in an independent package which supports a subset of transput as defined by the "Report on the Algorithmic Language ALGOL 68" (6). Incorporating this package with the Version I compiler on an IBM 360/65 resulted in the Version II compiler in late 1975.

### TABLE I

<table>
<thead>
<tr>
<th>Version</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>I</td>
<td>John Jensen's original implementation on the IBM 1130 in 1973</td>
</tr>
<tr>
<td>II</td>
<td>Version I with Roger Berry's Transput package incorporated on the IBM 360 in 1975</td>
</tr>
<tr>
<td>III</td>
<td>Version I enhanced to support procedures implemented on the IBM 1130 in 1975</td>
</tr>
<tr>
<td>IV</td>
<td>Re-integration of Berry's Transput package, Eyler's implementation of procedures and Jensen's original version on the IBM 360 in 1976</td>
</tr>
</tbody>
</table>

Alan Eyler completed his work (3) on implementation of procedures during late 1975, but on the same machine as John Jensen's original work. This version (Version III) was
later recombined with Version II and satisfactorily completed in early 1976 (Version IV).

In mid 1976, Walter Seay completed his work (4) on mode processing. It is mainly due to his modifications and the work on integrating the Version II and III compilers that the need for improving the run-time environment became crucial.

In 1978, Alan Robertson completed research on Transformational grammars (5), and proposed a system by which ALGOL 68 format denotations may be parsed and interpretively executed at run-time. In designing this addition to the compiler, he required some heap storage mechanisms that are easily provided by the design presented in this thesis. In fact, the consideration of Alan Robertson's design for processing formatted transput and the problems encountered by Walter Seay were the inspiration for this thesis.

The latest work on the Oklahoma State University ALGOL 68 compiler includes re-integration of Walter Seay's work with the Version IV compiler, updating the formatted transput package, testing the compiler on various different machines (TI ASC, IBM 370/158, CDC CYBER 175), and implementation of the design presented here.

Review of Current Work

The ALGOL 68 language, as defined in the "Revised Report on the Algorithmic language ALGOL 68" (7), is a very
powerful language. Several implementation efforts on the language are currently in progress. Three of the most notable efforts which have come to the attention of the author are: 1) the Cambridge ALGOL 68 compiler, 2) the ALGOL 68 compiler of Paris-Sud University (Orsay) and 3) the Manchester ALGOL 68 compiler.

The Cambridge ALGOL 68 compiler has been implemented and used at O.S.U. and has proven to be a very efficient and fast compiler. Its drawbacks are the lack of numerical facilities, the lack of formatted transput and the difficulty involved in transporting the compiler onto non-370-like machines. Despite these drawbacks, it has excellent capabilities for use in writing compilers (i.e., almost full implementation of modes and structures). Performance tests on an IBM 370/158 show that equivalent programs execute somewhere between one and a half to three times faster when using the Cambridge compiler as compared to the IBM PL/I optimizer.

The ALGOL 68 compiler of Paris-Sud University (Orsay) is not available at O.S.U. but its implementors claim (8) to have implemented almost all of the language as defined by the "Revised Report" (7). This compiler was implemented in FORTRAN on a Univac 1100-series computer and is a true compiler in the sense that it produces relocatable object code. The use of FORTRAN suggests that portability and readability were objectives in the initial choice of the implementation.
language. However, the authors admit that certain machine dependent features of the Univac FORTRAN V compiler were used and that the code generation phase is strongly dependent on the run-time computer.

The Manchester ALGOL 68 compiler was of interest due to the run-time environment design (9) (10), specifically, the use of segments. This presentation consists of a design that uses segments of a slightly different form, with the same goal of flexible storage management. This design uses segments as a means for handling storage management of flexible rowed values and heap generators in a similar manner to the way that the Manchester ALGOL 68 handles problems with these modes.

The above descriptions are a brief overview of current compilers whose design have points of similarity or have influenced this proposal. Other notable implementations of ALGOL 68 include ALGOL 68-R (11) and the Control Data Corporation ALGOL 68 compiler for the 6600 and similar computers.

Besides the current implementation efforts mentioned above, literature on ALGOL 68 and compiler writing topics have contributed to the design presented here. An excellent survey of the ALGOL 68 language is presented in the revised edition of An Informal Introduction to ALGOL 68 (12). Much of the information about the Manchester ALGOL 68 compiler appears with discussions of other compiler writing topics in the "Proceedings of the Vth Annual III Conference on Imple-
mentation and Design of Algorithmic Languages" (13). In addition, the author has used material from Gries (14) as a basis for designing parts of the run-time storage organization. Ideas for the remaining portion of the storage management scheme in this thesis came from discussions of operating systems storage management in Madnick and Donovan (15), especially the descriptions of MULTICS*.

Notes on Terminology

The author's background in compiler writing and operating systems has resulted in the use of terminology from both fields. Terms used in this thesis such as pseudo-code, stack environment and display vector are borrowed from compiler writing, while terms such as layered design, page fault and virtual memory come from an operating systems background. While Gries (14) and Madnick and Donovan (15) provide adequate definitions of several such terms, presentation of a few descriptions here are worthwhile.

Gries (14) describes a stack environment for a block structured language, as a large table of contiguous locations from which storage areas are allocated. These areas,

---

*The Multiplexed Information and Computing System (MULTICS) is described in a case study by Madnick and Donovan (15).

*In particular, the term "layer" as used in this thesis, is not the same as the ALGOL 68 term "layer" in the language definition.
which are called stack-frames, are allocated when a program block is entered and are de-allocated when the block is exited. Because the stack-frames are allocated in a last-in-first-out manner, the run-time storage organization is called a stack environment. In addition to the allocation of memory, a vector of table indices or addresses is maintained that indicate the beginning of each stack-frame allocation. This vector of addresses is called a display vector. Because this vector is updated and saved each time a stack-frame is created, a display vector exists for each stack-frame. For the purposes of this thesis, the storage allocated upon entering a block is called a stack-frame, the saved list of addresses that maps the allocations is called a display and a list of addresses that includes the most recent allocation (i.e. the active stack-frame) is the display vector.

Gries (14) also described an interpreter as a program that performs two functions: 1) translates a source program into an internal form, and 2) executes (interprets or simulates) the program in this internal form. For the purposes of this thesis, the internal form of the source program is called pseudo-code (especially because it resembles machine code for a hypothetical ALGOL 68 machine) and the portion of the interpreter that performs the second function mentioned above is called an interpretive executor.
Madnick and Donovan (15) describe several operating systems besides MULTICS. MULTICS, however, has special significance in that it uses a segmented-virtual memory management scheme and had a design approach used known as a layered design. This thesis adopts the layered design approach and uses a form of segmented-virtual memory management that resembles that of MULTICS. In MULTICS, a section of high speed primary storage is used as a cache memory to which memory references are made. A virtual memory space is maintained by translating virtual addresses into cache memory addresses. Since the virtual memory size is much larger than the cache memory size, secondary storage is used to store subsections of the cache memory until needed. These subsections of cache memory are called pages in MULTICS and in this thesis. Additionally, a reference to a page that is not currently in cache memory causes a paging operation known as a page swap to occur (a page of cache memory is copied to secondary storage and the desired page of virtual memory is copied into cache memory). All memory that is addressable by a virtual address is considered to be pageable, as opposed to hardware registers or cache memory pages for which no address translation occurs.

Two ALGOL 68 terms of special significance are used throughout this thesis: 1) flexible rowed values and 2) heap values or storage. Rowed values in ALGOL 68 are values which may be accessed via a name and a subscript; i.e., they
correspond to Fortran or PL/I arrays. Flexible rowed values are values that may change their bounds after the declaration of the values has been executed. This is somewhat similar to the way PL/I varying strings may change in length. The consequences of this feature are that the storage requirements of a flexible rowed value may change after allocation of the rowed value is complete, which makes this type of storage allocation a special problem that cannot be handled by the stack environment described above.

Heap values also cannot be handled by a stack environment, because by definition, they must remain allocated as long as any references exists to the allocated storage, even after the block where the heap values were allocated has been exited4. Heap values may be of any valid ALCOL 68 mode which creates further problems in that data-handling and allocation techniques must exist for both heap and non-heap values.

For the most part, this thesis uses the same terminology as can be found is Gries (14) and Madnick and Donovan (15) unless otherwise stated. The above descriptions hopefully provide some added insight into the terms most frequently used by this thesis which are not commonly known.

---

4Note that "Heap" refers to specifically ALCOL 68 heap storage which is storage that remains allocated even after a program block is exited and which is garbage collected as the need is perceived.
CHAPTER II

PRESENT RUN-TIME ENVIRONMENT

Introduction

The OSU ALGOL 68 compiler generates pseudo-code which is interpretively executed. The interpretive execution is performed in a simulated memory with an extended stack model run-time environment. An excellent description of the overall compiler was delivered at the 1975 International Conference on ALGOL 68 (16).

This presentation is concerned with three aspects of the current run-time environment: 1) the run-time symbol table and run-time addressing, 2) the stack organization of memory, and 3) the simulated memory itself. The design presented here should either improve the performance of and/or increase the flexibility of each aspect.

Run-time Symbol Table and Addressing

The run-time symbol table is represented by a vector of active entries, linked lists of inactive entries and a table of character representations. The symbol table entries consist of two items: an absolute address of the storage associated with the variable and an indicator of the
mode type. When a variable is accessed, a compiler-generated identifier number is retrieved from the pseudo-code instruction and used to index the active entry vector of the symbol table. The address of the variable location in memory is then obtained from the symbol table and the value of the variable is either fetched from or stored into the indicated location. If a pseudo-code instruction accesses more than one variable, then the above process is repeated for each variable.

Due to limitations imposed by the IBM 1130, the runtime symbol table was statically limited to 120 entry positions. Although later versions of the compiler were run on an IBM 360/65, expansion of the symbol table proved to be very difficult due to restrictions in the implementation language, namely FORTRAN. At that time, it was decided not to alter the symbol table structure because the enormous amount of re-design effort required was not available.

The design presented in this thesis eliminates the run-time symbol table by using display offset addressing. Each variable is addressed by an offset from a stack display address which is kept in a display vector. This scheme will remove the restriction of 120 active unique variables and can maintain the speed of address by keeping a copy of the active display vector in primary storage.
Run-time Stack Organization of Memory

The interpretive executor has a very primitive memory management scheme. The allocation of memory is performed according to a single stack organization. Corresponding to each new range of the ALGOL 68 program, a new stack frame is initialized by copying and updating the standard stack model display vector. At the end of each range, the current stack frame is released along with the storage associated with it. This stack organization plus a very simple heap allocation mechanism (with no storage reclamation) constitutes all of the storage management of the interpretive executor.

In order to increase the flexibility of storage management, a segmented-virtual memory scheme is used. Segments are used to allocate memory for two types of requests: 1) requests for memory that cannot be allocated and de-allocated in a stack environment, and 2) requests for memory that may have later requests to increase or decrease the size of the original requests. Examples of these types of requests are ALGOL 68 flexible rowed values, ALGOL 68 heap values, transput-file information and the memory area for sub-allocating a stack environment.

Run-time Simulated Memory

The simulated memory used by the interpretive executor consists of a disk file of 8000 words with two 80-word pages kept in core memory. One page is used to fetch pseudo-code
instructions while the other page is used for fetching and storing data values. Since the original implementation machine was an IBM 1130 with 8k 16-bit words of memory, the above limitations were considered reasonable choices. However, due to the many additions and modifications since the original implementation, the power of the implemented language has increased significantly. The natural result of this growth is that users are attempting to write programs of greater complexity which require more user storage.

The proposed design uses a virtual memory space to allow larger memory requests while using segmentation to control paging. A much larger address space and increased flexibility can be provided without excessive overhead costs.

Summary

The major problem points are: 1) the limitations of a fixed and static size addressing scheme, 2) the lack of flexibility in the storage management features, and 3) the limited size of simulated memory. These problems have caused implementation efforts in extended mode processing and transput-file processing to be extremely complex. In addition, user programs of appreciable size simply are not accepted by the interpretive executor.
CHAPTER III

PROPOSED RUN-TIME ENVIRONMENT

Design Description

The proposed run-time environment can be broken down into a layered design consisting of four environments as follows: 1) an inner-most paging virtual memory environment, 2) a segmented memory allocation environment, 3) an

USER'S ENVIRONMENT

ALGCL 68 ENVIRONMENT

SEGMENTED ENVIRONMENT

VIRTUAL-PAGING ENVIRONMENT

Figure 1. The Layered Environments
ALGOL 68 "machine" environment, and 4) the outer-most layer which is the ALGOL 68 user environment. These environments are briefly diagrammed in Figure 1.

The Paging Environment

The paging environment uses a contiguous page mapping table that maps virtual pages into physical pages that may be stored on disk (or any other appropriate direct-access medium.) The Page Mapping Table (hereafter abbreviated to PMT) is stored at the beginning of the simulated virtual memory such that direct indexing can be used to map a virtual page into a physical page. Figure 2 diagrams the virtual memory to physical memory mapping. Note that the PMT (as shown in the exploded center block) is fixed such that the virtual addresses of the PMT are the same as the physical addresses of the PMT.

The paging environment is simulated using a memory block of 1024-words and a Page Fault Table (PFT). The memory block is divided into eight 128-word page slots (numbered 0 to 7) which are used as a cache memory for paging purposes (for the purposes of this thesis, the term "cache" is used to refer to the primary storage block used by this design). In contrast to the PMT which is used to indicate the mappings between virtual and physical storage, the PFT maps virtual memory into cache memory and is used in a manner similar to the usage of hardware associative registers.
Of the eight cache memory page slots, slot zero always contains physical page zero which always corresponds to virtual page zero; slots one through seven contain physical pages and the corresponding virtual pages as indicated by entries one through seven of the PIT.

Each entry of the PIT contains five logical fields of information: 1) a virtual page number, 2) a page slot address, 3) the Least-Recently-Used (LRU) reference count, 4) a modification flag, and 5) a physical page number. The virtual page number, page slot address, and physical page number are used to maintain the correspondance between a page slot and a virtual address. The "LRU reference count"
field indicates approximately how long ago the page slot was referenced while the modification bit indicates whether or not the contents of that page slot was modified.

A description of the addressing process, shows how the various PFT entry fields are used and how a virtual address is mapped into a physical disk page. The virtual address is de-composed into a virtual page number and a page offset value so that a search of the Page Fault Table may be made to hopefully locate the page in memory. At the same time that the PFT is searched, two other operations are performed: 1) locating the least-recently-used page and 2) updating the page slot reference counts. If the desired virtual page is in memory, then the reference to the appropriate page slot or slots is performed.

If a desired page is not in the cache memory, then a virtual memory reference is made to the appropriate PMT entry. Since the PMT is also a part of pagable memory the physical page numbers of the PMT area are fixed such that they correspond to the virtual page numbers. This fixed correspondence allows a virtual page of the PMT to be paged-in without address translation. The inquiry into the PMT produces the physical page number of the page to be fetched. Using the location of the least-recently-used page found during the PFT search, a page swap is performed and the virtual memory reference is completed. Examining Figure 3, one can see that the PMT occupies the first several pages
of both the virtual address space and the physical address space.

The paging environment level contains four main modules as shown in Table II. These modules perform the operations involved in virtual memory addressing. Routine VMREF is the external linkage to the paging environment in that all virtual memory references are performed via a call to this routine. Routine VMPFX determines whether a reference can be satisfied or if a "page-fault" occurs. Routine VMPFT performs the actual PFT search and routine VMSWP performs page swapping.

---

1An informal PDL description of this module(VMPFT) and the other virtual-paging modules (VMREF, VMPFT, VMSWP) is presented in Appendix E.
### Table II

**PAGING ENVIRONMENT ROUTINES**

<table>
<thead>
<tr>
<th>Routine</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VMREF</td>
<td>Virtual memory fetch and store module</td>
</tr>
<tr>
<td>VMPFX</td>
<td>Virtual memory page fix module</td>
</tr>
<tr>
<td>VMPPT</td>
<td>Page Fault Table search module</td>
</tr>
<tr>
<td>VMSWP</td>
<td>Virtual memory page swap module</td>
</tr>
</tbody>
</table>

### The Segmented Environment

The Segmented environment uses segments as a means of representing memory allocations that are dynamic but are not allocated in any predictable order. A segment allocation creates an entry (or entries) in the Segment Mapping Table (SMT) that reserve a group of FMT entries. The SMT entry consists of four fields: 1) a virtual address origin of the segment, 2) a segment length, 3) an allocated segment list pointer, and 4) a pointer to the next SMT entry (SMTE) node in the segment. The virtual address origin and the segment length indicate the allocated virtual memory, while the allocated segment list pointer and the SMTE node list pointer are used in memory reclamation. Note that a segment may consist of several SMTE nodes but each SMTE refers to a
contiguous section of virtual memory\(^2\) (these contiguous sections of virtual memory are referred to as "blocks" in the following discussions). Figure 4 shows how a SMTE corresponds to the PMT entries.

---

\(^2\)A contiguous section of virtual memory means a section of virtual memory with contiguous virtual addresses; i.e., the physical addresses may be non-contiguous.
When the Segment Mapping Table is initially created, a page of virtual memory is reserved and entries are created as necessary to fill the page. Two entries are set to non-zero values such that segment 0 (represented by entry 0) describes the origin and length of the SMT itself while segment 1 describes the remainder of unallocated virtual memory. The remaining SMT entries are set to zero and linked together (via the SMT node list pointer) to form a list of unused SMT nodes.

The allocated segment list pointer is used to link together the SMT nodes that are the primary entry of each segment. As shown in Figure 5, the active segment list pointer of entry 0 and entry 1 are used for the purpose of indicating the beginning of the unused node list and the allocated segment list. Each segment of allocated storage is represented by a single SMT or by a list of SMT nodes.

The length field of an SMT indicates the contiguous virtual memory size described by the entry node. Therefore segment 1 represents free or unallocated blocks of memory which can be used to satisfy allocation or expansion requests. An SMT entry node with a zero-value length field does not represent any memory but may be used in creation of a new segment.

The creation of a new segment and allocation of memory requires that searches of the unused SMT node list and the free memory segment be made looking for an empty node and
for a free space block large enough to satisfy the allocation request. The new SMTE node is appropriately filled-in, removed from the unused entry node list and inserted into the allocated segment list.

Another feature of segmented memory management is the ability of segments to expand or contract in size. To expand a segment, an additional SMTE entry (representing additional virtual memory) is chained to the primary SMTE such that the desired total segment size is allocated. To
contract a segment, the SMTE length field is reduced and a new free SMTE is created to represent the freed virtual memory.

The four functions of segmented memory management: 1) memory allocation, 2) memory de-allocation, 3) expansion of a memory allocation, and 4) contraction of a memory allocation, are provided by four of the routines shown in table III3. The only other externally called routine is SMREF which performs segmented-memory addressing. The remaining segmented environment routines perform internal housekeeping on the Segment Mapping Table and Page Mapping Table.

Because of the address mapping from virtual to physical pages, allocated segments may be re-arranged into single blocks by re-ordering the FMT. As a part of the memory management facilities, the routine SMSMT re-compresses segments into single blocks. In order to avoid memory fragmentation, this routine is invoked whenever an allocation request cannot be satisfied using one block (in other words, the virtual memory described by a single SMTE node). Although the added memory area is forced to be a single block in processing a segment expansion request, it need not be virtually contiguous to the original segment memory area except when the segment being expanded is the SMT itself (i.e. entry 0 of the table).

3See Appendix B for an informal PDL description of the segmented environment routines.
TABLE III
SEGMENTED ENVIRONMENT ROUTINES

<table>
<thead>
<tr>
<th>Routine</th>
<th>Function performed</th>
</tr>
</thead>
<tbody>
<tr>
<td>SMREF</td>
<td>Segmented memory access</td>
</tr>
<tr>
<td>SMALC</td>
<td>Allocate a new segment</td>
</tr>
<tr>
<td>SMFREE</td>
<td>De-allocate a segment</td>
</tr>
<tr>
<td>SMADD</td>
<td>Expand the size of a segment</td>
</tr>
<tr>
<td>SMSUB</td>
<td>Contract the size of a segment</td>
</tr>
<tr>
<td>SMSMT</td>
<td>Re-compress segments into single blocks</td>
</tr>
<tr>
<td>SMGET</td>
<td>Get a block of free memory</td>
</tr>
<tr>
<td>SMPUT</td>
<td>Put a block back into the free list</td>
</tr>
<tr>
<td>SMTAL</td>
<td>Allocate a SMT entry node</td>
</tr>
<tr>
<td>SMTFR</td>
<td>Un-allocate a SMT entry node</td>
</tr>
<tr>
<td>SMPMT</td>
<td>Set PMT entries segment numbers</td>
</tr>
</tbody>
</table>

The procedure of addressing segmented memory is performed by the routine SMREF. This routine accepts segmented addresses which consist of a segment number and a segment offset. The segment number is used to locate a segment block list in the SMT and the segment offset is used to locate the appropriate SMTF. By combining the offset value with the SMTE origin value, a virtual address is obtained and the segmented address translation is complete.
The ALGOL 68 Environment

The ALGOL 68 Environment is the "machine-level" of a hypothetical ALGOL 68 machine. For the OSU ALGOL 68 Compiler, this is the level or environment which interpretively executes pseudo-code generated from ALGOL 68 programs. In order to maintain compatibility with earlier versions of the OSU ALGOL 68 compiler, a translation phase must be incorporated which will convert pseudo-code generated by the code-emitter phase of Version IV of the compiler (listed in Appendix D) to pseudo-code suitable for the proposed runtime executor. This translation of the pseudo-code is concerned with two aspects: 1) replacing the addressing with stack-display-offset addressing and 2) modifying the instruction codes to handle explicit stack operations.

ALGOL 68 Level Addressing and Heap Storage Management

The ALGOL 68 Environment level uses an addressing scheme partially based on a stack environment. All instruction references to memory consist of the pair: stack-frame number, stack-frame offset. The stack-frame number is used to index a vector of stack-frame addresses which is added to the offset value to yield the effective address. In order for references to other instructions to be represented by this same address format, an extra outer display is artificially created (display number 0) that maps the storage area of where the program instruction codes are kept.
All non-instruction references to memory (any address not a part of an instruction) take the form of valid segmented addresses. Figure 6 shows how segments are used to allocate memory for ALGICL 68 program stack areas and heap.

Segmented Memory

-------- <----- Segment 2

| program area |
| stack frame |
| storage for |
| outer-most |
| user program |
| block / |
| stack frame 1 |

--------

| remainder of |

-------- segment 3

| an indirectly |
| referenced |

-------- some ALGICL 68
| heap storage |
| area |

--------

| remainder of |
| segmented |
| memory |

Figure 6. Stack and Heap Storage in Segmented Memory
storage areas. The active display vector consists of segmented addresses that refer to the beginning of each stack frame (all stack frames in Figure 6 are contained in segment 2). As the stack grows, the segment containing the stack is expanded, which is accomplished through use of the segmented environment.

<table>
<thead>
<tr>
<th>Description of Item</th>
<th>Description of Why</th>
</tr>
</thead>
<tbody>
<tr>
<td>All variables explicitly declared to be &quot;HEAP&quot; variables.</td>
<td>To maintain the heap variables even after closing the block in which the declaration appeared.</td>
</tr>
<tr>
<td>The storage allocated to a flexible rowed value (excluding the array descriptor).</td>
<td>To allow for later expansion of a flexible rowed value (if subscript checking is performed, then the segmented address could be easily stored with the array descriptor).</td>
</tr>
<tr>
<td>Buffers and internal work areas for transput.</td>
<td>To maintain global storage for transient I/O status, information and data.</td>
</tr>
</tbody>
</table>
As can be seen in Figure 6, heap storage is maintained in separate memory areas, thereby avoiding allocation conflicts with the stack area. This allows memory management of the stack at the ALGOL 68 level to be straightforward but requires that references to the heap be made indirectly.
through a segmented address stored in the stack. There are two conclusions to be drawn from this: 1) it is easy to manipulate the storage of items allocated in heap areas but there is an overhead incurred for referencing them, and 2) the storage of an item allocated in a stack area may be manipulated only under very rigid conditions but such manipulation does not require indirect addressing as for heap items. These conclusions were carefully considered before deciding what items of an ALGOL 68 program should be allocated in the stack area and what items should go on the heap. Tables IV and V show the results of several decisions as to where an item should be allocated.

**ALGOL 68 Level Local Storage Management**

The ALGOL 68 level local storage management consists of a stack environment maintained within a segment. Figure 7 shows some snapshots of the run-time stack for a sample program. For each "BEGIN" in an ALGOL 68 program, a stack-frame is created. As stack-frames are created, a list of addresses are maintained and copied into the beginning of the storage allocated for each stack-frame. The first snapshot of Figure 7 diagrams the contents of the stack after the first stack-frame has been created. Snapshot 2 of Figure 7 shows the state of the stack after the second stack-frame has been created but before the storage for the rowed value "m" is allocated. Note that the first portion of the
BEGIN
INT i, j, k;
...
BEGIN
REAL x;
[1:k] INT m;
...
END
END

Snapshot 1
<---
Snapshot 2
<---
Snapshot 3

Figure 7. Stack Display Layout

stack is an address that indicates the beginning of the first stack-frame and that further down in Snapshot 2 are two addresses which indicate the beginnings of the first and second stack-frames. As each new stack-frame is created, another address is added to the display maintained in the display vector and an updated copy of this list is stored
onto the stack. The local storage management can be summarized as the creation and destruction of stack-frames and parallels the techniques described in Gries (14).
CHAPTER IV

SUMMARY, CONCLUSIONS, AND FUTURE WORK

Summary and Conclusions

In keeping with the goals of the Oklahoma State University ALGOL 68 Compiler project, this design adds flexibility with a limited expense of execution time. This design removes the major problem points of earlier versions of the compiler in three ways:

1. by adding flexible storage management facilities;
2. by replacing the addressing scheme of earlier versions;
3. by expanding the storage capacity of the interpretive executor.

The Oklahoma State University ALGOL 68 Compiler is not only enhanced by the above capabilities, but the design of the run-time system should prove easier to modify for varying machine configurations than earlier versions thus enhancing the portability of the compiler. This can be attributed to the layered-design approach which applies very nicely to the segmented virtual memory features described here.
The O.S.U. ALGOL 68 user can benefit greatly from the added heap storage facilities and expanded storage capacities while the layered design approach should reduce the effort required of future implementors to modify or extend the capabilities of the interpretive executor.

Future Work

There are several suggested modifications which are based on the capabilities of the implementation machine. On a machine where primary storage is plentiful, two options may be exercised: 1) the size of the page fault table and the cache memory may be increased, or 2) the virtual memory level may be replaced altogether.

The modification of the size of the page fault table and the cache memory may be performed by adjusting the initial value of the global variable indicating the page fault table size as shown in Appendix A, and by changing the appropriate table sizes used as the page fault table and the cache memory.

To replace the virtual memory level, the routine VMREF should be modified, the page mapping table kept and all other virtual memory level items discarded. Rather than consulting the page fault table, the routine VMREF should directly access a table of contiguous locations as if it were the simulated memory. The page mapping table translation of virtual addresses must be kept so that segmented
memory level compression of free memory blocks can be performed, even though the result of the translation is only an index of the simulated memory in primary storage.

Future extensions to this work include the design of run-time facilities for simulated parallel processing. In ALGOL 68, parallel processing generally takes the form of a set of ALGOL 68 procedures which are to be executed as if they were executing simultaneously. The major problem

```
Stack
Memory  
|Memory|<-----segment 2
|allocated|
|before|
|parallel|
|processes|
|were|
|invoked|

|Stack|<,|Stack|<,|Stack|<,|Stack|<,|Stack|<,|
|memory| |memory| |memory| |memory| |
|for a| |for a| |for a| |for a| |
|parallel| |parallel| |parallel| |
|process| |process| |process| |

segment 3  segment 4

Figure 8. Stack Environment for Parallel Processes
```
arises because while executing in parallel, different and distinct additions may be made to the stack environment. In fact, as shown in Figure 8, the portion of the stack allocated prior to the invocation of the parallel procedures must be shared while distinct portions of the stack must be created for each parallel routine. This problem can be solved by allocating a new segment for the continuation of the stack environment of each parallel process. The address mapping of the stack environment is normally performed by the active display vector. In the case of parallel processing, multiple display vectors are maintained such that each parallel process may access the shared portion of the stack environment and may access its own extension of the stack. Each new display vector will contain a copy of the active display vector up to the point where a parallel procedure is invoked with added stack-frame addresses pointing to its extension of the active stack.
REFERENCES


(4) Seay, W. M. "Implementation of a Subset of Modes in an ALGOL 68 Compiler." (Unpub. M.S. thesis, Oklahoma State University, 1976.)

(5) Robertson, A. L. "Transformational Grammars: Their Applications and Implementation" (Unpub. M.S. thesis, Oklahoma State University, 1978.)


(17) Van Doren, J. R. "Notes on Software Design Methods (Flowcharts and FDL's)." Presented as course material for Computer Structure & Programming, a graduate level course at Oklahoma State University.
APPENDIX A

DESCRIPTIONS OF RUN-TIME DATA STRUCTURES

The following descriptions are data structures used throughout the design. Additionally, some descriptions of the variables used in PDL descriptions of the presented design are included. For purposes of the design presentation, global "constants" have been chosen that meet all design requirements (these constants may or may not be optimal for performance considerations).

GLOBAL "Constants"
page size (PSIZE) - page size value (128 words)
PMT size (NPMTE) - no. of PMT entries
PFT size (NPFTE) - no. of PFT entries
PMTE size (PELEN) - size of PMTE entry (2 words)
SMTE size (SELEN) - size of SMTE entry (4 words)
(IORD) - read op-code
(IOWR) - write op-code
(PFILE) - paging disk file (disk record length = memory page size)

PAGING "Hardware"
memory(1024) (MEMRY) - cache paging memory
pft(7,4) (PFT) - Page Fault Table
active pgno (APNUM) - active page number
active pftn (APPOS) - active pft entry
PFT entries (page fault table)
1) virtual page no.
2) cache-memory page slot address
3) LRU reference count
4) Modified bit
   (sign position: >0 -- on, <0 -- off),
   and physical page no.

PMT entries (page mapping table)
1) physical page no.
2) no. of the segment possessing this page

SEGMENTED ADDRESS
1) segment mapping table entry number
2) segment offset address

SMT entries (segment mapping table)
1) Segment origin
2) Segment length
3) Allocated segment list pointer
4) Segment block list pointer

SEGMENT—A68 level "Hardware"
ERROR — termination code
SMTAR — SMT address register
ASNUM — active segment number
ASORG — active segment origin address
ASLEN — active segment length
ASLNK — active allocated segment list pointer
ASPTR — active segment block list pointer
DSPLN — display vector length

DSPVT — display vector of active stack frames
(maximum of 20 active stack frames)
APPENDIX B

PDL DESCRIPTIONS OF RUN-TIME Routines

The following figures are PDL descriptions of the Run-time routines. These descriptions are intended as a rough guide for implementation and therefore omit detailed or error-checking code in the interest of clarity.

Paging Environment Routines

The four routines VMREF, VMPFX, VMPFT and VMSWP form a core of modules that deal directly with the virtual-memory/real-memory interface. With the exception of a few restricted segmentation level routines, all accesses to the paging level environment are performed indirectly through the routine VMREF. The few exceptions to this mechanism are the segmentation level routines that modify the Page Mapping Table for the purposes of garbage collection. This limited access allows the entire paging environment to be removed with the exception of the Page Mapping Table.
Reference to virtual memory routine

vmref:
PROC (virtual address, buffer, start, stop, I/O flag);
v := virtual address;
i := start - 1;
DO UNTIL i > stop;
    CALL vmpfx (v, c, pfte);
    \( c \) is the returned cache memory address or zero if the desired page is not in cache memory;
    \( pfte \) is the page slot number of least-recently used page;
    IF c = 0 THEN
        vpage := v / page size \( \neq \) PSIZE;
        voffset := v - (vpage * page size);
    CALL vmpfx ((2 * vpage), c, pn);
    IF c is returned as zero, then there is no PMT entry for the desired page, ie. the reference is outside the virtual address space;
    IF c = 0 THEN
        signal address error and quit;
    FI;
    ppage := memory(c);
    CALL vmswp (vpage, ppage, pfte);
    c := pfte(pfte, 2) + voffset;
    IF write operation THEN
        IF pfte > 0 THEN
            \( \neq \) if pfte = 0 then virtual page := physical page := page slot 0 which is always paged-in
            set modified-flag of pfte;
        FI;
        memory(c) := buffer(i);
    ELSE
        buffer(i) := memory(c);
    FI;
END;
RETURN;
END vmref;
Page Fixing routine

vmpfx:
PROC (vaddr, c, p);
page := vaddr / page size;
offset := vaddr - (page * page size);
IF page = 0 THEN
   $\text{virtual page needed is page 0}$
   c := offset;
p := 0;
RETURN;
FI;
IF page = active pgno * APNUM * THEN
   $\text{page needed was the last page accessed}$
   c := cache address cf active pft entry;
p := active pftn * APPOS *;
RETURN;
FI;
CALL vmpft (page, pfte, p);
   $\text{pfte is the returned pft entry position of}$
   page in cache-memory or zero if desired
   page is not in memory$
IF pfte > 0 THEN
   c := pft(pfte, 2) + offset;
RETURN;
FI;
IF page ≤ (2 * PMT size / page size) THEN
   $\text{if page requested is a PMT page, then the}$
   physical page number is known without
   consulting the PMT$
   CALL vmswp (page, page, p);
   c := pft(p, 2) + offset;
RETURN;
ELSE
   c := 0;
RETURN;
FI;
END vmpfx;
Page Fault Table search routine

\[ \text{vmpft:} \]
\[
\text{PROC (page, pfte, plru);} \]
\[
pfte := 0; \]
\[
plru := 1; \]
\[
\text{max ref cnt := pft(plru,3);} \]
\[
\text{DO } i := 1 \text{ TO 7 BY 1;} \]
\[
\text{IF } pft(i,3) < 127 \text{ THEN} \]
\[
\text{INC increment reference count up to a} \]
\[
\text{limit of 127} \]
\[
pft(i,3) := pft(i,3) + 1 \]
\[
\text{FI;} \]
\[
\text{IF } pft(i,1) = \text{page THEN} \]
\[
\text{page has been found; return pft position} \]
\[
\text{active pgno } \text{APNUM } \text{:= page;} \]
\[
\text{active pftn } \text{APPOS } \text{:= i;} \]
\[
pfte := i; \]
\[
pft(i,3) := 0; \]
\[
\text{FI;} \]
\[
\text{IF } pft(i,3) > \text{max ref cnt THEN} \]
\[
\text{return position of candidate for page-out} \]
\[
\text{plru := i;} \]
\[
\text{max ref cnt := pft(i,3);} \]
\[
\text{FI;} \]
\[
\text{END;} \]
\[
\text{RETURN;} \]
\[
\text{END vmpft;} \]

Page Swap routine

\[ \text{vmswp:} \]
\[
\text{PROC (vpage, ppage, p);} \]
\[
\text{IF } pft(p,4) > 0 \text{ THEN} \]
\[
\text{perform page-out operation} \]
\[
\text{FI;} \]
\[
\text{perform page-in operation;} \]
\[
\text{set virtual page number, reference count,} \]
\[
\text{and physical page number} \]
\[
pft(p,1) := vpage; \]
\[
pft(p,3) := 0; \]
\[
pft(p,4) := -ppage \text{ set modified bit off} \]
\[
\text{active pgno } \text{APNUM } \text{:= vpage;} \]
\[
\text{active pftn } \text{APPOS } \text{:= p;} \]
\[
\text{RETURN;} \]
\[
\text{END vmswp;} \]
Segmented Environment Routines

The segmentation level routines provide all the memory management functions and map all segment-type addresses into virtual addresses. In keeping with the goal of modular design, the segmented environment presents the appearance of being a collection of memory management primitives to all external environment levels. Thus the routines SMALC and SMFREE are used for memory allocation and un-allocation respectively, and the routine SMREF is used for all segmented-level memory accesses. For expansion or contraction of an allocated memory area, the respective routines SMADD and SMFREE would be called.

Reference to segmented memory routine

smref:
PROC (segment number, segment offset, buffer, start, stop, I/O flag);
    snum := segment number;
    sofst := segment offset;
    len := stop - start + 1;
    i := start;
    j := i - 1;
    IF snum ≠ active segment no. ≠ ASNUM ≠ THEN
        sptr := SMT address ≠ SMTAR ≠ +
            (SMTE node size ≠ SELEN ≠ * snum);
        CALL vmref (sptr, smte, 1, SMTE node size, IOFD);
        active segment no. ≠ ASNUM ≠ := snum;
        active segment origin addr. ≠ ASORG ≠ := smte(1);
        active segment length ≠ ASLEN ≠ := smte(2);
        active alloc. seg. list ptr. ≠ ASLNK ≠ := smte(3);
        active seg. blk. list ptr. ≠ ASPTR ≠ := smte(4);
    FI;
    sorg := active segment origin addr. ≠ ASORG ≠;
    slen := active segment length ≠ ASLEN ≠;
    sptr := active seg. blk. list ptr. ≠ ASPTR ≠;
    DO WHILE len > 0;
        DO WHILE sptr ≠ 0 & sofst ≥ slen;
\% follow segment chain pointer until entry is found that contains desired offset address
\% sofst := sofst - slen;
CALL vmref (\$ptr, smte, 1, SMTE node size, IORD);
\% sorg := smte(1);
\% slen := smte(2);
\% sptr := smte(4);
END;
l := slen - sofst + 1;
\% compute remaining length of seg. block \%
IF l > len THEN
\% length of desired request is totally contained in current SMT entry \%
l := len;
FI;
addr := sorg + \$cfst;
sofst := sofst + 1;
len := len - 1;
j := j + 1;
CALL vmref (addr, buffer, i, j, I/O flag);
i := i + 1;
END;
RETURN;
END smref;
Segment allocation routine

smalc:
PROC (segment length, segment number, return code);
CALL smtal (SMTE address) \( \neq \) allocate a new SMTE node \( \neq \);
sglen := segment length \( \neq \) rounded up to the nearest integer multiple of page size \( \neq \);
CALL smget (sglen, SMTE, error code) \( \neq \) search free segment for needed space, fill-in fields of SMTE node to reflect allocated storage area and set error code (on of three possible conditions: a) a free block of sufficient size was found, b) no free block was adequate but compression of segments could produce the necessary free block, and c) insufficient total memory to perform allocation). \( \neq \);
IF error code is above condition "c" THEN set return code to indicate allocation failure;
RETURN;
ELSE set return code to no error condition;
FI;
IF error code is above condition "b" THEN
CALL smsmmt \( \neq \) compress free memory segments \( \neq \);
CALL smget (sglen, SMTE, error code); \( \neq \) search free segment list again for needed segment of free memory \( \neq \);
IF error code is not condition "a" THEN set return code to indicate allocation failure;
RETURN;
FI;
FI;
sptr := SMT address + SMTAR \( \neq \) + SMTE node size \( \neq \) SELLEN \( \neq \) + 2 \( \neq \) compute address of primary allocated segment list pointer \( \neq \);
CALL vmref (sptr, SMTE(3), 1, 1, IORD);
CALL vmref (sptr, SMTE address, 1, 1, IOWR) \( \neq \) insert new segment into allocated segment list \( \neq \);
segment number := (SMTE address - SMT address) / SMTE node size;
CALL vmref(SMTE address, SMTE, 1, SMTE node size, IOWR) \( \neq \) update sst entry \( \neq \);
CALL smsmmt (SMTE(1) \( \neq \) segment crigin \( \neq \), SMTE(2) \( \neq \) segment length \( \neq \), segment number) \( \neq \) set the segment number fields of the PNT entries that are in the new segment \( \neq \);
RETURN;
END smalc;
Segment de-allocation routine

smfre:
PROC (segment number);
SMTE address := (segment number * SMTE node size) + SMT address ≠ SMIAR ≠;
sptr := SMTE address;
DO WHILE sptr ≠ 0;
   CALL vmref (sptr, SMTE, 1, SMTE node size, IORD) ≠ fetch each SMTE for segment ≠;
   sptr := SMTE(4) ≠ save ptr to next SMTE ≠;
   CALL smpm (SMTE(1), SMTE(2), 1) ≠ set the segment number fields of the EMT entries that are in the current segment ≠;
   CALL smput (SMTE address) ≠ return memory block to free list ≠;
   SMTE address := sptr;
END;
RETURN;
END smfre;
Memory block allocation routine

**smget:**
PROC (segment length, new SMTE, error code);
  total free size := 0;
  sptr := SMT address % SMTAR %
    SMTE node size + SELEN %;
  last := sptr;
  DO UNTIL sptr = C;
    addr := sptr;
    CALL vmref (sptr, free SMTE, 1, SMTE node size, IORD) % fetch each SMTE of free memory segment (segment 1) %;
    IF free SMTE(2) < segment length THEN
      total free size := total free size + free SMTE(2) % total the amount of free memory space %;
      last := sptr;
      sptr := free SMTE(4) % get pointer to next SMTE %;
    ELSE
      sptr := 0;
    FI;
  END;
  IF free SMTE(2) < segment length THEN
    IF total free size < segment length THEN
      error code := % insufficient total space %;
    ELSE
      error code := % insufficient contiguous space %;
    FI;
  ELSE
    IF free SMTE(2) > segment length THEN
      new SMTE(1) := free SMTE(1) % copy segment origin %;
      new SMTE(2) := segment length;
      free SMTE(1) := free SMTE(1) + segment length % update origin of free memory block %;
      free SMTE(2) := free SMTE(2) - segment length % update length of free memory block %;
      new SMTE(3), new SMTE(4) := 0;
      CALL vmref (last, free SMTE, 1, SMTE node size, IORD);
    ELSE
      new SMTE(1) := free SMTE(1) % copy segment origin %;
      new SMTE(2) := free SMTE(2) % copy segment length %;
      new SMTE(3), new SMTE(4) := 0;
      IF last = addr THEN
free SMTE(1), free SMTE(2) := 0
\% if the SMTE found is entry 1 in the SMT, then reset its origin and length fields to zero \%
CALL vmref (addr, free SMTE, 1, SMTE node size, IOWR);
ELSE
last := last + 3 \% update pointer to indicate block list ptr field of previous SMTE in free memory block list \%
CALL vmref (last, free SMTE(4), 1, 1, IOWR) \% delete current SMTE from free memory block list \%
CALL SMTFE (addr) \% un-allocate unused SMTE \%
FI;
FI;
FI;
RETURN;
END smget;
Memory block de-allocation routine

smput:
PROC (SMTE address);
addr := SMTE address;
CALL vmref (addr, cld SMTE, 1, SMTE node size, IORD) ≠ fetch cld SMTE ≠;
last := SMT address ≠ SMTAR ≠ + SMTE node size;
DO UNTIL last = C;
CALL vmref (last + 2, sptr, 1, 1, IORD) ≠ fetch each SMTE of allocated segment list ≠;
IF sptr = addr THEN
sptr := cld SMTE(3);
CALL vmref (last + 2, sptr, 1, 1, IOWR) ≠ update allocated segment list ≠;
last, old SMTE(3) := 0;
ELSE
last := sptr;
FI;
END;
sptr := SMT address + SMTE node size + 3;
CALL vmref (sptr, cld SMTE(4), 1, 1, IORD) ≠ fetch pointer to free memory block list ≠;
CALL vmref (sptr, addr, 1, 1, IOWR) ≠ insert old SMTE into list ≠;
CALL vmref (addr, cld SMTE, 1, SMTE node size, IOWR) ≠ update free memory block list ≠;
RETURN;
END smput;

PMT segment number update routine

smput:
PROC (origin, length, segment number);
addr := PMTE node size ≠ PELEN ≠ *(origin /
page size ≠ PSIZE ≠) - 1;
npgs := (length + page size - 1) / page size;
DO i := 1 TO npgs BY 1;
addr := addr + PMTE node size;
CALL vmref (addr, segment number, 1, 1, IOWR) ≠ set the segment number field of PMT entries mapped by the input segment origin/length ≠;
END;
RETURN;
END smput;
APPENDIX C

PROGRAM DESIGN LANGUAGE

The Program Design Language descriptions of the Run-time routines use an informal PDL similar to that used by Oklahoma State University Computing and Information Sciences Department. Specifically the introductory notes shown here are based on notes by Dr. J. R. Van Doren describing an informal PDL used as Computer Science course material (17).

Modules or Procedures format

Module name:
PROC optional parameter list;
  •
  • Sequence of PDL and/or English language statements
  •
  RETURN
END module name;

Module Invocation

CALL module name(optional parameter list);
Elementary Decision logic

IF condition THEN
  Sequence of PDL and/or English language statements
ELSE
  Sequence of PDL and/or English language statements
FI;

or

IF condition THEN
  Sequence of PDL and/or English language statements
FI;

Looping Constructs

DO WHILE condition;
  Sequence of PDL and/or English language statements;
END;

DO UNTIL condition;
  Sequence of PDL and/or English language statements;
END;

DO index = initial value TO final value BY increment;
  Sequence of PDL and/or English language statements;
END;

Comments or Remarks

% Comment or Remark statement %
APPENDIX D

OPERATION CODES OF THE VERSION IV
OSU ALGOL 68 COMPILER

The Version IV OSU ALGOL 68 Compiler interpretively executes 4-tuple pseudo-code. The meanings of the various 4-tuples are listed below.

BASIC OPERATION CODES

010 00, 00, 00  BLOCK ENTRY
020 R2, R3  BLOCK EXIT
     R2 IS THE ELEMENTAL MODE OF THE
     RETURNED VALUE
     R3 IS THE NUMBER OF ROWS FOR R2
030 01, 00, R4  UNCONDITIONAL JUMP/BRANCH
     R4 IS THE BRANCH ADDRESS
030 02, R3, R4  CONDITIONAL JUMP/BRANCH
     R3 IS THE ID OF THE CONDITIONAL VALUE
     R4 IS THE BRANCH ADDRESS
030 03, R3, R4  LOAD ADDRESS
     R3 IS THE DISPLACEMENT TO BE ADDED TO
     THE RESOLVED ADDRESS
     R4 IS THE ID OF THE ADDRESS TO BE PUT
     ONTO THE STACK TOP
030 04, R3, R4  BRANCH WITH INDEX
     R3 IS THE ID OF THE INDEX VALUE
     R4 IS THE ADDRESS OF THE BRANCH TABLE
050 05, R3, R4  SET FLAG ON DATA SWITCH
     R3 IS THE FLAG NUMBER
     R4 IS THE DATA SWITCH NUMBER
040 R2, 00, R4  ALLOCATE SYMBOL
     R2 IS THE MODE OF THE SYMBOL
     R4 IS THE IDENTIFIER NUMBER
050 R2, R3, R4  SET STATEMENT NUMBER
     R2 IS THE STATEMENT NUMBER
     R3 IS THE ELEMENTAL MODE OF THE STACK
     TOP VALUE TO BE VOIDED
061 R2, R3, R4
R4 IS THE NUMBER OF ROWS
UPDATE SYMBOL TABLE
R2 IS THE MODE OF SYMBOL TABLE ENTRY
R3 IS THE ADDRESS
R4 IS THE IDENTIFIER NUMBER

062 R2, R3, R4
PRINT UNFORMATTED
R2 IS THE ELEMENTAL MODE OF THE VALUE
TO BE PRINTED
R3 IS THE NUMBER OF ROWS
R4 IS THE ID OF THE VALUE TO BE PRINTED

070 R2, R3, R4
BECOMES
R2 IS THE MODE OF THE VALUE TO BE
ASSIGNED
R3 IS THE SOURCE ID
R4 IS THE DESTINATION ID

080 R2, R3, R4
READ UNFORMATTED
R2 IS THE ELEMENTAL MODE OF THE VALUE
TO BE READ
R3 IS THE NUMBER OF ROWS
R4 IS THE ID OF THE VALUE TO BE READ

090 R2, R3, R4
DEFINE LABEL
R2 IS THE ADDRESS OF THE LABEL
R3 IS THE NEGATIVE OF THE BLOCK
NUMBER
R4 IS THE ID OF THE LABEL

50N R2, R3, R4
ALLOCATE DESCRIPTOR FOR ARRAYS
N IS THE ELEMENTAL MODE
R2 IS THE ID OF THE ARRAY
R3 IS THE NUMBER OF ROWS IN THE ARRAY
R4 IS THE ADDRESS OF THE SKELETON
DESCRIPTOR(S)

510 R2, R3, R4
LOAD SUBSCRIPTED
R2 IS THE NUMBER OF ROWS IN THE ARRAY
R3 IS THE ID OF THE ARRAY
R4 IS THE SYMBOL TABLE POINTER OF THE
TEMPORARY SYMBOL TABLE ENTRY
GENERATED CONTAINING THE
CALCULATED ADDRESS

52N R2, R3, R4
MOVE ROW OF OPERANDS
N IS THE ELEMENTAL MODE
R2 IS THE NUMBER OF ROWS
R3 IS THE ID OF THE SOURCE OPERAND
R4 IS THE ID OF THE DESTINATION
OPERAND

530 R2, R3, R4
ALLOCATE SLICING DESCRIPTOR
R2 IS THE NUMBER OF ROWS
R3 IS THE IS OF THE ARRAY TO BE
SLICED
R4 IS THE ADDRESS OF THE SLICING
TEMPLATE

541 R2, R3, R4
LOWER BOUND
R2 IS THE NUMBER OF ROWS IN THE ARRAY
R3 is the ID of the array operand
R4 is the ID of the row number
Upper bound
R2 is the number of rows in the array
R3 is the ID of the array operand
R4 is the ID of the row number

Internally generated coercion
N is the mode of the stack top element to be saved during the current coercion
R2 is the mode to be widened from
R3 is the mode to be widened to coerced result is put on the stack top

N is the elemental mode
R2 is the ID of the input file
R3 is the number of rows in the input item
R4 is the ID of the input item

N is the elemental mode
R2 is the ID of the output file
R3 is the number of rows in the output item
R4 is the ID of the output item

Open file
R2 is the ID of the file
R3 is the channel number for current file open operation
R4 is the ID of the identification string (not yet implemented)

Retrieve parameter
R2 is the identifier number
R3 is the mode including ref code
If R2=0 then retrieve the parameter flag

Complete proc descriptor
R2 is the identifier number for the procedure
R3=1 for completing the static information fields, 2 for completing the entry point field
R4 is the entry point if appropriate

Proc entry
Load parameter
R2 is the identifier number or 0 for a temporary
R3 is the mode

Proc exit
R2 is the mode of the returned value
R3 is the number of rows

Load return information
DYADIC OPERATION CODES OF THE FORM:

\[ \text{OPCD,OPRND1,OPRND2,OPRND3} \]

ALL OPERATIONS ARE PERFORMED \( \text{OPRND1 OP OPRND2} \rightarrow \text{OPRND3} \)

THE VALUES OF THE OPERANDS HAVE THE FOLLOWING MEANINGS:

<table>
<thead>
<tr>
<th>OPRND</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt; 0</td>
<td>RUN TIME SYMBOL TABLE REFERENCE</td>
</tr>
<tr>
<td>= 0</td>
<td>RUN TIME STACK TOP REFERENCE</td>
</tr>
<tr>
<td>&gt; 0</td>
<td>RUN TIME VIRTUAL MEMORY ADDRESS</td>
</tr>
</tbody>
</table>

OP-CODE(\(N\) IS THE MODE INDICATOR)

<table>
<thead>
<tr>
<th>(N)</th>
<th>Operation</th>
<th>(N) Validity</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>ADD</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>11</td>
<td>SUBTRACT</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>12</td>
<td>DIVIDE</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>13</td>
<td>MULTIPLY</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>14</td>
<td>RAISE (UP)</td>
<td>(N = 1, 2)</td>
</tr>
<tr>
<td>15</td>
<td>MODULO</td>
<td>(N = 1)</td>
</tr>
<tr>
<td>16</td>
<td>PLUSAB</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>17</td>
<td>PRUS</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>18</td>
<td>MINUSAB</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>19</td>
<td>DIVIDEAB</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>20</td>
<td>TIMESAB</td>
<td>(N = 1, 2, 3)</td>
</tr>
<tr>
<td>21</td>
<td>MODULOAB</td>
<td>(N = 1)</td>
</tr>
<tr>
<td>22</td>
<td>NOT EQUAL</td>
<td>(N = 1, 2, 3, 4, 5)</td>
</tr>
<tr>
<td>23</td>
<td>LESS THAN</td>
<td>(N = 1, 2, 3, 4, 5)</td>
</tr>
<tr>
<td>24</td>
<td>LESS THAN/EQ.</td>
<td>(N = 1, 2, 3, 4, 5)</td>
</tr>
<tr>
<td>25</td>
<td>GREATER THAN/EQ.</td>
<td>(N = 1, 2, 3, 4, 5)</td>
</tr>
<tr>
<td>26</td>
<td>GREATER THAN</td>
<td>(N = 1, 2, 3, 4, 5)</td>
</tr>
<tr>
<td>27</td>
<td>EQUAL</td>
<td>(N = 1, 2, 3, 4, 5)</td>
</tr>
<tr>
<td>28</td>
<td>(AND)</td>
<td>LOGICAL AND</td>
</tr>
<tr>
<td>29</td>
<td>OR</td>
<td>LOGICAL OR</td>
</tr>
<tr>
<td>402</td>
<td>? (OR I)</td>
<td>PLUS I TIMES REAL (\rightarrow) COMPLEX</td>
</tr>
</tbody>
</table>
MONADIC OPERATION CODES OF THE FORM:
OPCD1,OPCD2,OPRND2,OPRND3

ALL OPERATIONS ARE PERFORMED \( \text{OP} \Rightarrow \text{OPRND2} \)

THE VALUES OF THE OPERANDS HAVE THE SAME MEANINGS AS FOR
THOSE OPERAND VALUES USED IN DYADIC OPERATIONS

<table>
<thead>
<tr>
<th>IR1 IR2(N IS THE MODE INDICATOR)</th>
<th>30N 01</th>
<th>+</th>
<th>MONADIC PLUS</th>
<th>VALID FOR ( N = 1, 2, 3 )</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>30N 02</td>
<td>-</td>
<td>MONADIC MINUS</td>
<td>VALID FOR ( N = 1, 2, 3 )</td>
</tr>
<tr>
<td></td>
<td>30N 03</td>
<td></td>
<td>ABSOLUTE VALUE</td>
<td>VALID FOR ( N = 1, 2, 3 )</td>
</tr>
<tr>
<td></td>
<td>30N 04</td>
<td>SORT</td>
<td>SQUARE ROOT</td>
<td>VALID FOR ( N = 1, 2, 3 )</td>
</tr>
<tr>
<td></td>
<td>30N 05</td>
<td>EXP</td>
<td>E ** X</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 06</td>
<td>LN</td>
<td>NATURAL LOG.</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 07</td>
<td>LOG2</td>
<td>LOG BASE 2</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 08</td>
<td>LOG10</td>
<td>LOG BASE 10</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 09</td>
<td>SIN</td>
<td>SINE</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 10</td>
<td>COS</td>
<td>COSINE</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 11</td>
<td>TAN</td>
<td>TANGENT</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 12</td>
<td>ARCSIN</td>
<td>ARCSINE</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 13</td>
<td>ARCCOS</td>
<td>ARCCOSINE</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>30N 14</td>
<td>ARCTAN</td>
<td>ARCTANGENT</td>
<td>VALID FOR ( N = 1, 2 )</td>
</tr>
<tr>
<td></td>
<td>303 15</td>
<td>CONJ</td>
<td>COMPLEX CONJUGATE</td>
<td></td>
</tr>
<tr>
<td></td>
<td>303 16</td>
<td>CMPLXSQR</td>
<td>COMPLEX SQUARE ROOT</td>
<td></td>
</tr>
<tr>
<td></td>
<td>313 02</td>
<td>ARG</td>
<td>COMPLEX ARCTAN</td>
<td>COMPLEX ( \rightarrow ) REAL</td>
</tr>
<tr>
<td></td>
<td>313 03</td>
<td>RE</td>
<td>REAL PART</td>
<td>COMPLEX ( \rightarrow ) REAL</td>
</tr>
<tr>
<td></td>
<td>313 04</td>
<td>IM</td>
<td>IMAGINARY PART</td>
<td>COMPLEX ( \rightarrow ) REAL</td>
</tr>
<tr>
<td></td>
<td>322 01</td>
<td>ENTER</td>
<td>FLOOR FUNCTION</td>
<td>REAL ( \rightarrow ) INTEGRAL</td>
</tr>
<tr>
<td></td>
<td>322 02</td>
<td>LWB</td>
<td>FLOOR FUNCTION</td>
<td>REAL ( \rightarrow ) INTEGRAL</td>
</tr>
<tr>
<td></td>
<td>322 03</td>
<td>ROUND</td>
<td>ROUND FUNCTION</td>
<td>REAL ( \rightarrow ) INTEGRAL</td>
</tr>
<tr>
<td></td>
<td>322 04</td>
<td>SIGN</td>
<td>SIGN TRANSFER</td>
<td>REAL ( \rightarrow ) INTEGRAL</td>
</tr>
<tr>
<td></td>
<td>322 05</td>
<td>UPB</td>
<td>CEIL FUNCTION</td>
<td>REAL ( \rightarrow ) INTEGRAL</td>
</tr>
<tr>
<td></td>
<td>331 01</td>
<td>ODD</td>
<td>ODD FUNCTION</td>
<td>INTEGRAL ( \rightarrow ) BOOLEAN</td>
</tr>
<tr>
<td></td>
<td>334 02</td>
<td>~ (NOT)</td>
<td>LOGICAL NOT</td>
<td>BOOLEAN ( \rightarrow ) BOOLEAN</td>
</tr>
<tr>
<td></td>
<td>342 01</td>
<td>RANDOM</td>
<td>RANDOM GEN.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>351 01</td>
<td>REPR</td>
<td>CHAR. GEN.</td>
<td>INTEGRAL ( \rightarrow ) CHARACTER</td>
</tr>
</tbody>
</table>
VITA

MARK GOTO

Candidate for the Degree of

MASTER OF SCIENCE

Thesis: Segmented-Virtual Memory Design for an ALGOL 68 Compiler

Major Field: Computing and Information Sciences

Biographical:

Personal data: Born in Oklahoma City, Oklahoma, on July 16, 1953.

Education: Graduated from Putnam City High School, Oklahoma City, Oklahoma, in May, 1971; received Bachelor of University Studies from Oklahoma State University, Stillwater, Oklahoma, in July, 1975; completed requirements for Master of Science degree at Oklahoma State University, Stillwater, Oklahoma, in July, 1978.

Professional Experience: Computer Systems Programmer for the Oklahoma State University Computer Center, August, 1977-July, 1978; graduate research assistant at Oklahoma State University under Dr. G. E. Hedrick, Computing and Information Sciences Department, Summer 1976-Spring 1977; graduate teaching assistant, Oklahoma State University, Computing and Information Sciences Department, Fall 1975-Spring 1976.