brought to you by TCORE

## NATIONAL AERONAUTICS AND SPACE ADMINISTRATION

WASHINGTON, D.C. 20546

SEP 1 6 1974

REPLY TO ATTN OF: GP

TO: KSI/Scientific & Technical Information Division Attn: Miss Winnie M. Morgan

FROM: GP/Office of Assistant General Counsel for Patent Matters

SUBJECT: Announcement of NASA-Owned U.S. Patents in STAR

In accordance with the procedures agreed upon by Code GP and Code KSI, the attached NASA-owned U.S. Patent is being forwarded for abstracting and announcement in NASA STAR.

The following information is provided:

U.S. Patent No.

Government or Corporate Employee

Supplementary Corporate Source (if applicable)

NASA Patent Case No.

| : 3,831,117                            |   |
|----------------------------------------|---|
| Motorola Inc.<br>: Scottsdale, Arizona |   |
|                                        | • |
| :                                      |   |

: NPO-11,948-1

NOTE - If this patent covers an invention made by a <u>corporate</u> <u>employee</u> of a NASA Contractor, the following is applicable:

YES / NO / /

Pursuant to Section 305(a) of the National Aeronautics and Space Act, the name of the Administrator of NASA appears on the first page of the patent; however, the name of the actual <u>inventor</u> (author) appears at the heading of column No. 1 of the Specification, following the words "...with respect to an invention of ..."

Ionnie 3. Woenn

Bonnie L. Woerner Enclosure

## United States Patent [19]

Fletcher et al.

### [54] CAPACITANCE MULTIPLIER AND FILTER SYNTHESIZING NETWORK

- [76] Inventors: James C. Fletcher, Administrator of the National Aeronautics and Space Administration with respect to an invention by; Arthur J. Kline, 6453 E. Monta Rosa St., Scottsdale, Ariz. 85251
- [22] Filed: Nov. 15, 1972
- [21] Appl. No.: 306,652
- - 333/80 RC, 80 TC

### [56] References Cited UNITED STATES PATENTS

### [11] **3,831,117**

### [45] Aug. 20, 1974

Primary Examiner—Nathan Kaufman Attorney, Agent, or Firm—Paul F. McCaul; Monte F. Mott; John R. Manning

#### [57] ABSTRACT

A circuit using a differential amplifier multiplies the capacitance of a discrete integrating capacitor by  $(R_1 + R_2)/R_2$  where  $R_1$  and  $R_2$  are values of discrete resistor coupling an input signal  $e_1$  to the amplifier inputs. The output  $e_o$  of the amplifier is fed back and added to the signal coupled by the resistor  $R_2$  to the amplifier through a resistor of value  $R_1$ . A discrete resistor  $R_x$  may be connected in series for a lag filter and a discrete resistor for a lead-lag filter. Voltage dividing resistors  $R_a$  and  $R_b$  may be included in the feedback circuit of the amplifier output  $e_o$  to independently adjust the overall circuit gain  $e_y/e_o$ .

### 5 Claims, 4 Drawing Figures



# ) ·

## PATENTED AUG 201974

3,881,117





FIG. 2





### **ORIGIN OF INVENTION**

The invention described herein was made in the per- 5 formance of work under a NASA contract and is subject to the provisions of Section 305 of the National Aeronautics and Space Act of 1958, Public Law 85-568 (72 Stat. 435; 42 USC 2457).

### **BACKGROUND OF THE INVENTION**

This invention relates to filter networks, and more particularly to networks for synthesizing an effective capacitance much larger than that provided by an included capacitor.

There is a need in many applications for a circuit to synthesize a capacitor or other impedance, such as in an integrating circuit, with an effective capacitance For example, in a communications system for spacecraft intended to be used in the exploration of planets, microminiaturization of the circuits aboard the spacecraft is essential. If a very large capacitor or other impedance is required in the system, such as a long term 25 integrator of about 5,000 seconds in a phase-lock-loop filter, it becomes necessary to synthesize the capacitor with microminiaturized components.

In synthesizing an effective filter with a time constant much larger than that provided by discrete elements, it 30 is frequently important that the filter transfer function have a particular lead-lag characteristic, or that it have either only a lead or a lag characteristic. In addition, it may be desirable, or even necessary, for the filter to have a finite voltage gain. Consequently, it is desirable 35 To provide a DC gain factor A for the entire circuit, the or necessary to be able to adjust the gain of the filter independently of the transfer function, where the transfer function is of the form:

$$e_0/e_1 = A \left( [1 + \tau_2 S] / [1 + \tau_1 S] \right)$$

(1)

where S is equal to  $j\omega$ , j is equal to  $\sqrt{-1}$  and  $\omega$  is the angular frequency  $2\pi f$ .

A straight-forward circuit for synthesizing this transfer function may consist of a high gain inverting amplifier with an input resistor  $R_1$ , a feedback resistor  $R_f$  and an RC circuit in parallel with the feedback resistor consisting of a resistor R<sub>2</sub> in series with a capacitor C. In 50 that circuit the time constant  $\tau_1$  is equal to R<sub>1</sub>C, the time constant  $\tau_2$  is equal to R<sub>2</sub>C, and A is equal to  $R_{d}/R_{1}$ . It is evident that in this straightforward circuit, any change of R<sub>1</sub> necessary to change the lag characteristic of the filter will cause a change in the gain A. Con- 55 sequently, the larger the effective capacitor between the input terminal and circuit ground, the greater the gain. Therefore, an attenuator would be required at the output to compensate for increased gain whenever gain must not be affected. An attenuator at the input to the filter circuit may not be acceptable to compensate for increased gain because of the voltage offset which would be introduced. What is needed is a circuit having the general transfer function of Equation 1 with an ad-65 justable gain independent of the lag or lead-lag characteristics of the circuit, i.e., independent of the integrating RC time constant of the circuit.

### **OBJECTS AND SUMMARY OF THE INVENTION**

An object of the invention is to provide a circuit for synthesizing an effective capacitive element value much greater than that of included elements without causing large voltage swings and subsequent power supply limitations.

Another object is to provide a circuit for synthesizing an effective filter with an integrating RC time constant 10 much greater than that of included discrete elements with a desired lag or lead-lag characteristic.

Still another object is to provide a circuit for synthesizing a lag or lead-lag filter with an independently ad-15 justable voltage gain.

These and other objects of the invention are achieved by a differential amplifier having one input terminal connected to an input junction by a first resistive means, an output terminal connected to a second input much larger than that provided by a discrete capacitor. 20 terminal by a second resistive means and to the input junction by a third resistive means, and an impedance means connected between the one input terminal of the amplifier and circuit ground. The effective impedance of the impedance means is inversely proportional to the ratio of the sum of the first and third resistive means to the third resistive means. A fourth resistive means couples an input signal to the input junction to implement a filter having a transfer function of the following general form:

$$e_0/e_1 = (1 + \tau_2 S)/(1 + \tau_1 S)$$
(2)

second resistive means is comprised of two resistors in series with a resistor between circuit ground and the connection between the two series resistors. The transfer function is then of the form given by Equation 1. 40 The gain A can be adjusted independently of time constants  $\tau_1$  and  $\tau_2$  by adjusting the ratio of the resistor connected to circuit ground to the sum of that resistor and the resistor connected in series with the resistive means, but when that is done the ratio of the fourth resistive means to the third resistive means must be readjusted to reset  $\tau_1$  to the desired value, i.e., a desired gain A can be achieved independently of  $\tau_1$  and  $\tau_2$  by suitable selection of resistor values.

Other objects and advantages of the invention will become apparent from the following description with reference to the drawings.

### BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 illustrates a circuit for synthesizing an effective capacitance much larger than the capacitance of an included capacitor.

FIG. 2 illustrates the equivalent circuit of FIG. 1 with an input resistor to form a filter with lag or lead-lag transfer characteristics.

FIG. 3 illustrates a filter implemented from the effective capacitance of the circuit in FIG. 2 with lead transfer function characteristics added.

FIG. 4 illustrates a filter implemented from the effective capacitance of the circuit of FIG. 3 with finite voltage gain which can be set independently of the filtering characteristics.

35

65

### DESCRIPTION OF THE PREFERRED **EMBODIMENTS**

Referring to FIG. 1, a differential amplifier 10 is shown in a circuit which synthesizes an effective capac- 5 itance much larger than that of a discrete capacitor 11 connected between one terminal of the amplifier and circuit ground. A resistor 12 connects that terminal of the amplifier to a junction 13. A resistor 14 connects the other terminal of the amplifier to the output termi- 10 nal of the amplifier. The junction 13 is connected to the output terminal of amplifier by a resistor 15.

The resistor 14 is selected to be equal to the resistor 12 and is provided in the circuit to cancel current offset in the circut due to current into the amplifier from the 15 dance  $Z_t$  is determined to be: junction between the capacitor 11 and the resistor 12. In an ideal amplifier there would be no input current, but since no amplifier is without input current, it is necessary to provide the resistor 14. In the following analysis of the circuit, the offset due to input current is taken 20 into consideration by assuming a resistor R, in parallel with the capacitor 12. The resistor R<sub>s</sub> is shown in dotted line to indicate that it is not a discrete element, but is instead a path for stray current into the amplifier. A corresponding stray current path is indicated at the 25 other input terminal of the amplifier.

The current through the resistor 12 is given by:

$$i_{1} = \frac{e_{i}}{R_{1} + \frac{R_{s}}{1 + R_{s}CS}} = \frac{(1 + R_{s}CS)}{R_{s} \left(1 + \frac{R_{1}}{R_{s}} + R_{1}CS\right)} e_{i}$$
(3)

The voltage across the capacitor is given by:

$$e_{\bullet} = i_{1} \frac{R_{\bullet}}{1 + R_{\bullet}CS} = \frac{e_{1}}{1 + \frac{R_{1}}{R_{\bullet}} + R_{1}CS}$$
(4)

The voltage at the other input terminal of the amplifier is given by:

$$e_b = [R_s/(R_1 + R_s)] e_o$$

The amplifier output voltage is:

$$e_o = A_o(e_a - e_b) \tag{6}$$

where  $A_o$  is the open loop gain of the operational amplifier. Since  $A_0$  is very large, it follows that  $e_b$  is very nearly equal to  $e_a$ . Assuming that to be exact, the output voltage  $e_0$  in terms of the input voltage  $e_1$  is obtained 55 from Equations 4 and 5 as follows:

$$e_{\circ} = \frac{e_{1}}{1 + \frac{R_{1}}{R_{\bullet}} + R_{1}CS} \cdot \frac{R_{1} + R_{\bullet}}{R_{\bullet}}$$
(7)

The input current *i* is then given by:

$$i = i_1 - i_2 = \frac{1 + R_{\bullet}CS}{R_{\bullet} \left(1 + \frac{R_1}{R_{\bullet}} + R_1CS\right)} e_1 + \frac{e_1}{R_2}$$

$$\frac{4}{-\frac{R_{1}+R_{\bullet}}{R_{\bullet}R_{\bullet}} \cdot \frac{e_{1}}{1+\frac{R_{1}}{R_{\bullet}}+R_{1}CS}} = e_{1}\frac{R_{2}(1+R_{\bullet}CS)+R_{\bullet}\left(1+\frac{R_{1}}{R_{\bullet}}+R_{1}CS\right)-R_{1}-R_{\bullet}}{R_{2}R_{\bullet}\left(1+\frac{R_{1}}{R_{2}}+R_{1}CS\right)} \tag{8}$$

From the input voltage and current the input impe-

$$Z_{i} = \frac{e_{i}}{i} = \frac{R_{2}R_{\bullet}\left(1 + \frac{R_{1}}{R_{2}} + R_{1}CS\right)}{R_{2} + R_{2}R_{\bullet}CS + R_{1}R_{2}CS} = \frac{1 + \frac{R_{1}}{R_{\bullet}} + R_{1}CS}{\frac{1}{R_{\bullet}} + \frac{R_{1} + R_{2}}{R_{2}}CS}$$
(9)

If R<sub>4</sub> is very large, as it is in a good amplifier, the equivalent circuit is a resistor  $R_{eq}$  in series with a capacitor <sup>30</sup>  $C_{eq}$  between the junction 13 and circuit ground, where:

$$R_{eq} = R_1 R_2 / (R_1 + R_2)$$

$$C_{eq} = [(R_e + R_2)/R_p]C$$

(11)

(10)

The effective capacitance given by Equation 11 is 40 much larger than the discrete capacitor C by the factor  $(R_1 + R_2)/R_2$ . The circuit can be used to implement circuits which require a large capacitor, such as a lag or low-pass filter for a phase-locked loop, as shown in FIG. 2 where the equivalent resistance  $R_{eq}$  and capaci-(5)  $^{45}$  tance  $C_{eq}$  are shown as discrete elements 21 and 22, but are to be understood to represent the entire circuit of FIG. 1 between junction 13 and circuit ground. To accomplish that, the circuit of FIG. 1 is driven through a resistor 20 and the output taken either directly at the 50 junction 13, as shown, or at the output of the amplifier.

> The input voltage to the synthesizing circuit at junction 13 is given by:

$$e_i = e_p \left[ Z_i / (R_x + Z_i) \right] \tag{12}$$

where  $e_p$  is the voltage input to the resistor 20. Substituting for  $Z_1$  in Equation 12 from Equation 9 60 and then computing the output voltage  $e_0'$  from Equation 7 yields the following:

$$e_{o} = e_{p} \frac{R_{1} + R_{s}}{R_{1} + R_{s} + R_{1}R_{s}CS + R_{x}R_{s}\left(\frac{R_{1} + R_{s}CS}{R_{s}}\right)}$$
(13)

5

The ratio of voltage output  $e_0$  to voltage input  $e_0$  may be obtained directly from Equation 13 by dividing the numerator and the denominator of the ratio by  $R_1 + R_s$ , and rearranging terms which yield the following:

**n** | n

$$\frac{e_{o}}{e_{p}} = \frac{R_{1} + R_{a}}{R_{1} + R_{a} + R_{x}} + \frac{1}{R_{1} + R_{a} + R_{x}} + \frac{R_{1} + R_{a}}{R_{1} + R_{a} + R_{x}} \cdot \frac{R_{x}}{1 + \frac{R_{1}}{R_{x}}} \cdot \frac{R_{1} + R_{2}}{R_{2}} CS$$
(14)

Letting  $K = 1 + R_s/(R_1 + R_s)$ , Equation 14 reduces to:

$$\frac{\overline{e_o'}}{\overline{e_p}} = \frac{1}{K} \cdot \frac{1}{1 + \left(\frac{1}{K} \cdot \frac{R_1 R_s}{R_1 + R_s} + \frac{1}{K} \frac{R_s}{1 + \frac{R_s}{R_s}} \cdot \frac{R_1 + R_2}{R_2}\right) CS}$$
20

$$\frac{e_{o}'}{e_{p}} = \frac{1}{K} \cdot \frac{1}{1 + \frac{1}{K} \left( \frac{R_{1}R_{0}}{R_{1} + R_{0}} + \frac{R_{x}}{1 + \frac{R_{1}}{R_{x}}} \cdot \frac{R_{1} + R_{2}}{R_{2}} \right) CS} = \frac{1}{K} \cdot \frac{1}{1 + \frac{\tau_{1}}{K}S}$$
(15)



Equation 15 demonstrates that the effect of the finite 45 input impedance R, is to reduce the filter gain by a factor 1/K and to reduce the filter lag by the same factor. Consequently, the finite input impedance  $R_r$  must be taken into consideration in the design of the filter.

A simple means of achieving a lead term in the filter described with reference to FIG. 2 is to put a discrete <sup>50</sup> function can be expressed as follows: resistor 30 in series with the capacitor 11, as shown in FIG. 3. For convenience, the same reference numerals are employed in FIG. 3 as for the filter of FIG. 2 in the circuit of FIG. 1. All of the discussion of FIGS. 1 and 2 will apply to FIG. 3, except that the resistance  $R_1$  is not the same value employed in previous calculations. Analysis of this circuit will now be set forth with the impedance of the resistor 30 in series with the capacitor represented by Z. The currents in the two branches are:  $_{60}$ 

$$i_{1} = e_{o}'/(R_{1} + Z)$$

$$i_{2} = (e_{o}' - e_{o})/R_{2}$$
(17)
(17)
(17)
(18)

The voltages in the circuit are then given by:

$$e_{\rm s} = j_2 Z = \frac{e_{\rm s}'}{1 + \frac{R_1}{Z}}$$
(19)

Assuming no amplifier input current,  $e_b'$  is equal to  $e_a$ 

$$e_o/A = e_a - e_b \approx o$$

(20)

(21)



$$e_o' = e_o (1 + R_1/Z)$$
 (22)

In determining these voltages, the input currents to the amplifier are neglected since in practice they are very small. The sum *i* of the currents is:

$$i = i_1 - i_2 = (e_i - e_o')/R_x$$
(23)

By substituting for the currents  $i_1$  and  $i_2$  from Equations 17 and 18, and in the resulting equation substituting for  $e_a$ , the following equation is derived:

$$e_o \left( R_2 R_x + R_x R_1 + R_x Z + R_2 R_1 \right) = e_1 Z R_2$$
(24)

The transfer function ratio of  $e_0$  to  $e_i$  is then given by:

$$\frac{e_{o}}{e_{l}} = \frac{Z}{R_{1} + \frac{R_{1} + R_{2}}{R_{2}}R_{x} + Z}$$
(25)

By letting  $R_1 + [(R_2 + R_1)/R_2] R_s = R'$ , the transfer

$$\frac{e_o}{e_1} = \frac{Z}{R' + Z}$$
(26)

55 Then by letting Z = R + 1/CS = (1 + RCS)/CS, the transfer function can be expressed as follows:

$$e_0/e_1 = (1 + RCS)/[1 + (R + R')CS]$$
  
= (1 + \tau\_2S)/(1 + \tau\_1S)

(27)

Where 
$$\tau_1 = (R + R') C$$
 (28)

$$\tau_2 = RC$$

where R is the resistance of resistor 30.

6

In that manner the lead term  $1 + \tau_2 S$  of Equation 1 can be synthesized while multiplying the capacitance of the capacitor 30 by a desired factor and providing a filter with the desired lag term  $1 + \tau_1 S$ .

Because some amplifier input current will be present, 5 the transfer function can be expressed as: and we have now assumed no such current in FIG. 3, there will be an offset voltage. To reduce the offset voltage, it is desired to maximize the ratio of R<sub>2</sub> to R<sub>r</sub>, but that will decrease the effective multiplication factor for the capacitance. If some stage gain can be tolerated, 10 where the gain factor A is given by the following equaa compromise can be reached with independently controlled gain as shown in FIG. 4.

The currents  $i_1$  and  $i_2$  are as given by Equations 17 and 18 even though resistors 41 and 42 are added to the circuit. The capacitance to be multiplied is con-15 tained in the impedance 43 which may be a resistor in series with a capacitor, as in FIG. 3, just a capacitor, as in FIG. 1, or some other impedance circuit. The ratio K of the sum  $R_a + R_b$  to the shunt resistor  $R_b$  will affect the voltage  $e_b$  as follows:

$$e_b = e_o/K$$

.

(31)

(32)

25

30

50

55

60

$$e_{o} = Ke_{b} = K \frac{e_{o}'}{1 + \frac{R_{1}}{Z}}$$

$$e_o' = (e_o/K) (1 + R_1/Z)$$

Equations 31 and 32 are the same as Equations 21 and 35 then  $A(R_r/R_2)^2 + (2A - M + 1)(R_r/R_2) + 2 = M_{(40)}$ 22 for the circuit of FIG. 3, except for the factor K, thus demonstrating that it is possible to independently adjust gain of the circuit. The sum of the currents  $i_1$  and  $i_2$  is still as in Equation 23. By substituting for the currents  $i_1$  and  $i_2$  from Equations 17 and 18 in Equation 23, 40 and in the resulting equation substituting for  $e_0$ , the following equation is derived:

$$e_{o} [R_{2}R_{x} + R_{x}R_{1} + (1 - K)R_{x}Z + R_{2}R_{1} + R_{2}z] = e_{1}KZR_{2}$$
(33)

Comparing Equations 24 and 33 shows that they are the same but for the factors K and (1 - K) introduced by the resistors 41 and 42. Transfer function is then given by the following equation:

$$e_o/e_1 = KZR_2/[R_2R_x + R_xR_1 + (1 - K)R_xZ + R_2R_1 + R_2Z]$$

$$=K\frac{Z}{R_{1}+\frac{R_{1}+R_{2}}{R_{2}}R_{x}+\left[(1-K)\frac{R_{x}}{R_{2}}+1\right]Z}$$

$$=\frac{K}{(1-K)\frac{R_{x}}{R_{2}}+1} \cdot \frac{Z}{Z + \left[\frac{R_{1} + \left(\frac{R_{1} + R_{2}}{R_{2}}\right)R_{x}}{(1-K)\frac{R_{x}}{R_{2}}+1}\right]}$$
(34)

By again letting Z = R + 1/CS for a resistor in series with a capacitor as in FIG. 3, and letting

$$R' = A[R_b/(R_a + R_b)] [R_1 + \{(R_2 + R_1)/R_2\} R_x] + R,$$
  
the transfer function can be expressed as:

$$e_o/e_1 = A (1 + RCS)/(1 + R'CS)$$

tion:

$$A = \frac{1 + \left(\frac{R_{b}}{R_{a}}\right)}{\left(\frac{R_{b}}{R_{a}}\right) - \left(\frac{R_{x}}{R_{2}}\right)}$$
(36)

20 Solving for the resistor ratio  $R_b$  to  $R_a$  yields the following:

$$\frac{R_{b}}{R_{a}} = \frac{1 + A\left(\frac{R_{x}}{R_{2}}\right)}{A - 1}$$
(37)

Letting  $R_1 = R_r$ ,

R'  $\overline{R}$ .

$$= \frac{A}{1 + \frac{R_{\star}}{R_{\rm b}}} \left[ 2 - \frac{R_{\star}}{R_{\rm 2}} \right] = M$$

Equations 39 and 40 are the final design equations for a lead-lag filter circuit having independently adjustable gain A, i.e., ratio of output  $e_0$  to input  $e_1$ .

Although particular embodiments of the invention have been described and illustrated herein, it is recognized that modifications and equivalents may readily occur to those skilled in the art and consequently it is intended that the claims be interpreted to cover such modifications and equivalents.

What is claimed is:

1. A network for synthesizing an effective capacitive element value much larger than that provided by circuit elements including a capacitive element without causing large voltage swings and subsequent power limitations comprised of

- a differential amplifier having first and second input terminals and an output terminal for producing at said output terminal a voltage signal proportional to the difference between voltage signals on said first and second input terminals,
- resistive means having a resistance of value R1 coupling said first input terminal to a junction adapted to receive an input signal,
- means connecting said capacitive element between said first input terminal and a source of reference potential,
- resistance means having a resistance value R<sub>1</sub> connecting said output terminal of said amplifier to said second input terminal, and
- resistive means having a resistance value R2 connecting said output terminal of said amplifier to said

(35)

(38) and

(39)

÷

5

junction, whereby the equivalent circuit is a resistance  $R_{ex}$  equal to the ratio of the product  $R_1R_2$  to the sum  $R_1 + R_2$ , in series with a capacitance  $C_{eq}$ equal to the ratio of the sum  $R_1 + R_2$  to the value of R<sub>2</sub>.

A network as defined by claim 1 including resistive means having a resistance R<sub>x</sub> for coupling said input signal from a signal input terminal to said junction, whereby an effective filter is synthesized with a time constant much larger than that of said capacitor and 10 the separate resistive means having values equal to  $R_1$ , R<sub>2</sub> and R<sub>x</sub>.

3. A network as defined in claim 2 including series resistive means having a resistance  $R_a$  in series to said second input terminal of said amplifier, and shunt resis- 15 tive means having a resistance  $R_b$  connected between said source of reference potential and a junction between said series resistive means and said resistive means connecting said output terminal to said second input terminal of said amplifier, whereby an effective 20 filter is synthesized with an overall voltage gain which can be adjusted independently of network time constants by selection of said resistance values  $R_a$  and  $R_b$ .

4. A network as defined by claim 2 including a resis- 25 tor in series with said capacitor between said first input terminal of said amplifier and said source of reference potential, whereby an effective lead-lag filter is synthesized with respective lag and lead time constants  $\tau_1$  and  $\tau_2$  much larger than that of said capacitor, the separate 30 and  $R' = A[R_b/(R_u - R_b)]$ resistive means having values equal to  $R_1$ ,  $R_2$  and  $R_r$ ,

and said series resistor having a resistance value equal to R, said lag time constant  $\tau_1$  being the product (R + R')C, where R' is equal to  $R_1 + R_r (R_2 + R_1)/R_2$  and said lead time constant  $\tau_2$  being the product RC in a network having a transfer function between said signal input terminal and s'aid output terminal of said amplifier equal to A(1 +  $\tau_2$  S)/(1 +  $\tau_1$ S), where S is equal to  $j\omega$ ,  $\omega$  is the angular frequency of said input signal, and A is the gain of said network.

5. A network as defined in claim 4 including series resistive means having a resistance  $R_a$  in series with said resistive means connecting said output terminal to said second input terminal of said amplifier, and shunt resistive means having a resistance  $R_b$  connected between said source of reference potential and a junction between said series resistive means and said resistive means connecting said output terminal to said second input terminal of said amplifier, whereby an effective lag filter is synthesized with an overall voltage gain A which can be adjusted independently of said time constants  $\tau_1$  and  $\tau_2$  by selection of said resistances R<sub>a</sub> and  $R_b$ , and suitable selection of ratio  $R_r/R_2$  of said resistance  $R_x$  to said resistance  $R_2$ , where said ratio  $R_x/R_2$ is obtained from the following equation, for desired values of A and M, upon letting R<sub>1</sub> equal R<sub>s</sub>:

$$4 (R_{s}/R_{2})^{2} + (2A - M + 1) (R_{s}/R_{2}) + 2 = M$$

where  $M = R'/R_r$ 

35

40

45

55

50

60

65