Attentions Mime Winnie M. Morgen

FROM: GP/Office of Assistant General Counsel for Patent Matters

SUBJECT: Announcement of NASA-Owned U. 8. Patents in sTAR
In accordance with the procedures agreed upon by Code $G \mathbb{P}$ and Code USI, the attached NASA-owned.U. S. Patent is being forwarded for abstracting, and announcement in vAsA sTAR.

The following information is provided s


NOTE - If this patent covers an invention made by a corporate employee of a NASA Contractor, the following is applicables Yes 7 NO $\square$
pursuant to Section 305 (a) of the National Aeronautics and Space Act, the name of the Administrator of NASA appears on the first page of the patents however, the name of the actual inventor (author) appears at the heading of Colum No. 1 of the specification, following the words . $\therefore$. with respect to an invention of


Elizabeth A. Carter
Enclosure
Copy of patent anted above



SHEET 2 OF 3


SHEET 3 OF 3



| 3,356,930 | 12/1967 | Lupoliet al. | 323/20 |
| :---: | :---: | :---: | :---: |
| 3,391,322 | 7/1968 | Findley, Jr. et al. | 321/2 |
| 3,414,774 | 12/1968 | Motta. | 323/20x |
| 3,421,015 | 1/1969 | Jones et al. | 307/126X |

Primary Examiner-Robert K. Schaefer
Assistant Examiner-H. J. Hohauser
Attorneys-R. F. Kempf, E. Levy and G. T. Mc Coy

ABSTRACT: Apparatus for detecting the instantaneous power from a power source and operatively selectively disconnecting the power source from a load and a battery recharging circuit upon generation of a pulse from a power peak detector or a peak absence detector, power to the load being supplied by the battery when the power source is disconnected, battery overcharged protection controls further operating to override reset of the power switch, the power source being forced to supply a range of output voltage corresponding to that providing maximum power output of the source.


## MAKIMUM POWER POINT TRACKER

The invention described herein was made in the performance of work under a NASA contract and is subject to the provisions of Section 305 of the National Aeronautics and Space Act of 1958 , Public haw 85-568 (72 Stat. 435; 42 USC 2457).

The presemt invention relates to a power point fracker, and more specifically, to apparatus for operatively maintaining the output voltage of a power source within a range corresponding to the maximum power ousput thereor.

The invention is adapted to be coupled to any power source supplying a resistance-reactance load and wherein at some poinf within the range of ourpui voltages supplied by the source maximum power is derived. According to a preferred embedimen of the invention, a power source as described is coupled through a power switch to a resistance-reactance load and a recharge circuit connecing a voltage source comprising a babery. A volage sensor and a cument sensor is operatively coupled to the source and supplies a multiplier which gives an indication of anctantaneous power from the source. The output of the multiplier is supplied to a peak detector which supphes a pulse to an OR gate whenever a peak in the instantaneous power is detected. A pulse absence detector additionally is supplied by the peak detector and provides a pulse to the $O R$ gate in the absence within a specified time interval of a pulse from the peak deiector. The puise output from the OR gate operates a bistable fip-flop wherein one of the active states operates a driver mechanism to open the power switch. In the other stable state, the driver is operated to close the power switch. By alternatively opening and closing the power swicch, the power source is forced to supply a range of voltages to the load and batery recharge circuits corresponding to that at which maximum power is derived.
The invention is further directed to batiery overcharge protection contok which operate to overide the signal from the flip-flop and operate the driver mechanism to open the power switch when a dangerous condition in the batteries is detected.

The invention is funther more particularly directed to a power sensimg mechanism for detecting the instantameous power of a DC source or an $A C$ source, thereby enabling adaptation of the invention to control power output from any type of voltage source.

Accordingly, it is an object of the invention to provide apparatus for controlling the output voltage of a power source within a range of values corresponding to that at which maximum power is derived.
Another object of the invention is to provide apparatus for suppiying maximum power output to a resistance-reactance load from an $A C$ or $D C$ source.

A further object of the invention is to provide apparatus for detecting the instantaneous power output of either an AC or DC source.

Yet another object of the invention is to provide apparatus for controlling the maximum power output from an AC or DC source supplying a resistance-reactance load and recharge circuits of a battery, battery overcharge protection controls being provided to override the power control apparatus in response to excessive power being supplied to the battery overcharge circuit.

Other objects and many attendant advantages of the present invencion will become apparent upon a perusal of the following devailed description taken in conjunction with the accompanying brawings wherein:

FlG. 1 is a Cumctional schematic diagram of the maximum power point tracker according to the invention;

FIG. 2 is a schematic diagram of a peak power detector circut forming a componem of the invention as illustrated in FIO. I;

FiG. 3 is a schematic diagram of an instantaneous power dehector circuit forming a part of the invention as illustrated in WIG. 1 ;

FIO. 4 is a graphic representation of voltage verus power characterstics of a power source to which the invention tis adapted;

FIG. 5 is a graphic representation of the owtput voltage ver sus time of the instantaneous power detector as Illustrated in FIG. 3; and

FIC. 6 is a graphic representation of the output of nemw. tooth oscillasor of a modified embodiment of ene arparataus as illustrated in FlG. 3 for eliminating the selfoschlatige logic thereof.

With more particular reference to the drawinas, there is shown in FIG. I a maximum power point traching system generally indicated at 10 according to the invention. A power source 12 is connected with its posivive ouput to ground as indicated at 14. A diode 16 is provided in series with the sourc. to prevent reverse flow of curtent therethrough. A capachor $\mathbb{C 1}$ is connected in parallel with the source for a purpose to be hereinafter explained. A power switch $\frac{17}{7}$ conmects the source and the copacitor to resistance-reachance load indicated by the inductor LI and the remaining portion rg which nay comprise resistance-reactance electricel apparatus no be supplied by the source 12 . The details of the load 18 will hot be described since it foms no part of the invenvion.

Coupled to ground between the power switch and the inductor $L \frac{1}{1}$ is a diode $C R 1$. At the junction of the load 18 and the inductor $L \mathcal{L}$ is a battery 20 connected with iss positve to ground at 22. A sensor 24 is conmected between the battery 20 and the junction of the load 1 多 and the inductor F , The semsor 24 detects the instantaneous battery current, imolicated by Hb and the accompanying arrow, and transmits the same over a conductor 26 to a battery overcharge protection controt indicated generally by the dotied line enclosure 28 . Acditionally, a conductor 39 is schematically provided in the higure adjacent to the negative terminal of the battery 20 for transmitting the instantaneous voltage designated by $V_{a}$ to the control 28 . The above-described structure comprises a power source operatively coupled through a power switch to a re-sistance-reactance load and a battery charge circuit. The source may be of any rype characterized by the source power. $\mathbb{P}_{S}$ versus source voltage $V_{S}$ which will revuli in the graph inustrated in FIG. of werein the maximum power $\mathbb{P}_{\text {smas }}$ occurs between the maximum and zero ousput voltage of the source. As is well known in the prior art such characteristics are common to any power source which has an internal inmpedance. In the preferted enbodiment as illustraved in $\mathbb{F M G}$. I, a DC source is utilized. However, as will be explaned herenafter the invention is suited for adaptation to an $A C$ as well as a DC source.

With reference to FIG. 1, there is illustrated schematically a source voltage $V_{S}$ sensor 32 and a source curnert $h_{s}$ sensor 34 illustrated schematically. The output from the semsons 32 and 34 are supplied to a power detector illustrated schemationlly at 36, which detector is supplied for detecting the instantaneous power of the source. The peak detector oupput is in pulse form and is supplied both to a pulse absence detector 40 and an OR gate 2\%. An output in pulse form from the pulse absence detector 40 is also supplied to the OR gate 42 . The output of the OR gate in response to a pulse from either detectors 38 and 40 operates a bistable flip-flop 44 . In one stable state the fip-lop supplies an output, for example, over the conductor 46 to the gate $\mathrm{AND}_{1}$. The output therefrom is sup. plied to the gate $\mathrm{OR}_{1}$. From there a puise is supplied to the driver 48 which operates to close or reset the power switch 1 ? thereby connecting the source 15 to the load 18 , the inductor LI and the battery 24 for recharge thereof. In response to a pulse from the OR gate 42, the flip-flop An in its second stable state suppresses generation of a pulse over the conductor 46, thereby permitting the driver 68 to open the power switch $\begin{aligned} & \text { ? }\end{aligned}$ and disconnect the source 12.
With reference yet to FIG. H, the operation of the apparatus thus far described will be explained in deckill. With the power switch 17 closed, the wolnage across the inductor 14 is cqual fo the voltage of the battery $V_{B}$ minus sosmce voluage $V_{s}$. The

Diphe C点 in reverse biased to prevent a current shunt therethrough．With the power switch closed，curent will build up in the inductor 1 and power is supphed for charging the batery by the fow of current IB through she battery．

The capector Cl which is connected in parallel with the gowre 12 t discharged through the closed power switch 17 mereby causing decrease of the voltage $V_{s}$ thereacross．Ac－ cordingly，whtu reference to the graph of FIG．A，the source voltage $\mathrm{V}_{s}$ will clecrease thereby rearacing in a reverse directen alone the illustrated power versus voltage curve and ms some sume will pass the intersection of Esmax and $V_{S m}$ ．Ac－ conkingly，the point of mawimum power output from the source 18 is approached and traversed．As the maximum power point is traversed a peak output from the instantaneous power detector 36 is supplied to the peak detector 38．Ac－ condmply，the detector 39 supplies a pulse through OR gate 42 to actuate the lip－lop to so ing inactive stable state，thereby permintug the driver 48 to open the power switch 17 momen－ tarizy．

Whe the power nwich oper，the capacitor Cl is again charesel by the source to build up the value of $V_{S}$ ．Simultane－ ousiy，the inductor LI will ther supply current through the soos forward biased diode CR1，thereby causing a flow of cur－ rent throwh the loop provided by the batrery 20 ，the inductor LI and the diode CRR．The battery 20 supplies a required source or power to the load 18 ．

Whth refetence to FlG． 4 ，when the source 12 is recharging the capsciltor C1，the source voltage $V_{S}$ increases and thereby traycris forwardy slong the power versus volvage curve， agmin apponching amd traversing the $\mathbb{P}_{\text {suax }}$ maximum power polth Agan，the imstantaneous output from the power detec－ hor 3 will provide a peak signal to the peak detector 38 and thereby provide a biasing signal to the OR gate 42 and the flip－ now 䋧．The thp－hop HA will be actuated to its active state per－ mithing a pulse signtal to be sent over the conductor 46 to the dmver tas desmibed whereby the power switch 17 is again chosed．Accondingly，by opening and resetting the power switch to chosed position the source 12 is controlled to suppuy a selec range of voltages to the load 18 ，which range of woltage correspond to the maximum power output of the source 12．The pufse absence detector 4 is specifically pro－ vided to provide a signal to the flip－flop in the absence within a specticd thme interyal of a pulse from the peak detector 38 ． Accordingly，should the required absence of a pulse from the detector 3 gecur，the pulse absence detector 48 will provide ar output pulse through the OR gate 42 to bias the flip－flop 44 into one of its stable states，thereby preventing a prolonged delay of the power switch in either its open or reset position．

## OVERCHARGEPROTECTION

Whe wrher reference to FIG．1，the schematically illus－ wated bavery overcharge protection control 28 will be further explained in detail．The instantaneous current $I_{s}$ of the batery is devected by the sensor 24 and a proportional signal is dis－ tributed via the conductor 26 to a curren sensor scale chamger 50．The output of the scale changer 50 is supplied to an atsebraic summer Hustrated schematically at 52 ．Also sup－ phed to aterminal ${ }^{3}$ 佔 of the summer $\$ 2$ is a reference voltage W1．The battery current signal is algebraically summed with wherence vollage V1 by summer $\$ 2$ according to the signs in－ dicated adjacent to respective imputs．Under normal operating conduond，领e reference vollage $V 1$ is of greater value than the output from the scale changer 50 ，the signal from the sumbuer sh thereby remaining positive．

Such signal is supplied to a level detector 130 with charac－ teristics indicated im the FIG．The Revel detector has as a charmeteratic，the property of a constant output for all posi－ Ave input signals and a zero output for all negative input shwals in excess of the thresholds or hysteresis band as in－ dicated itw iberic．

Such simal is applied over conductor 56 to a negative NOR gate sat Through the negative NOR gate $\$ 8$ the positive sigmal
is supplied along a conductor 60 to the $\mathrm{AND}_{2}$ gate and the gate $A N_{1}$ ．Accordingly，so long as the gate $A^{N} D_{1}$ receives a positive signal from the negative NOR gate 58 via the conciuc－ tor 60，the operation of the driver 48 by a pulse signal through the gate $A N D$, from the tip－flop 40 will not be interfered with．
However，when the current sensor 24 produces a relatwely large negative signal，indicating a dangerous high condition of the curxent $I_{B}$ through the battery 20 ，the outpur from the scale changer 50 will produce a negative output from the summer 52．Accordingly the output from the level detector 130 will be zero．Accordingly，the MOR gate 53 upon derec－ tion of the zero signal will shut down and no signal over the conductor 60 to the gate $A N D$, will occur．Absent this signall， the output from the fip－ilop 40 will not be detected by the driver A8．Accordingly，the driver 4 will be unable to close the power switch 17．Therefore，the battery overcharge pro－ tection control provides an override control preventing power to be supplied from the source 12.

## TEMPERATURE PROTECTHON

With further reference to FIG．1，the temperature of the battery $T_{g}$ is detected by any well－known apparatus 62 and supplied to a high temperature detector 64．The temperature detector output is supplied to the scale changer 50 ．The out－ put from the temperature detector 64 acts on the scale changer 50 in such a manner as to increase iss output voltage for a given battery current sensor signal．The output from the scale changer will be supplied to the summer $\$ 2$ ．

It is understood the the output irom the scale changer $\$ 0$ is in proportion to the corresponding deflection of a vane indica－ for（not shown）despite the particular scale in operation．
Additionally，the voltage $V_{B}$ of the battery 20 is supplied over a conductor 30，for example，to a voltage divider 68．A signal representative of battery temperature $T_{B}^{70}$ is supplied to the voltage divider 68, such divider ratio being a function of temperature $T_{s}$ ．The voltage divider output is representarive of the battery voltage modified by the batery temperature ac－ cording to such function as is well understood．Such outpur is supplied to a summer illustrated schematically at 72．The summer 72 compares the voltage divider output with a reference voltage $V 2$ in a manner similar to that atributed to summer 52．Under normal operating conditions the output from the summer 72 is of positive value and is supplied to the threshold detector 131 and then to negative NOR gate 58 in a manner similar to that attributed to threshold detector 130. However，if the voltage of the battery becomes dangerously large，the output from the voltage divider 68 will produce a negative signal from the summer 72 ，thereby preventing delivery of a positive signal from the NOR gate 58 and along the conductor 64．Thus the gate AND will be shut down and accordingly provide an override to prevent closing of the power switch 17 by the driver 88 ．

## CURRENT SHARING CONTROLS

Further，the output of $\mathrm{AND}_{1}$ is supplied so the gate $\mathrm{OR}_{2}$ and through the triple AND gate 2．Under certain conditions to be described，the AND 2 will produce an output to the OR 1 further insuring operation of the driver 48 providing an over－ ride for the opening of power switch 17 when the flip－flop 44 is biased to its inactive state．For example，for the use where a multiplicity of batteries and controls similar to that shown within broken lines 133 are connected with a source 12 and peak power sensing controls 134 ，the battery currene sensor 24 supplies a signal along a conductor 74 to a pair of buffer amplifiers 76 and 78 to facilitate a current charge sharing con－ trol between the batteries．The buffer 76 provides a signal through a diode 78 to a summer 80 ．The buffer 78 provides a signat through a diode 82 to the summer 80 ．Bus 88 is addi－ tionally provided along a conductor B6 to summer B0．Bufer amplifiers and diodes similar to buffer 78 and diode 82 for each of said multiplicity of batteries and controls are also con－ nected to said conductor 8 ．The addtional power switches
and drivers are controlled via connection to conductor 133 in the manner described previously. This current sharing control operates to balance charging energy in each battery. The battery with the highest current will produce the highest current sensor output voltage and buffer output voltage. Then by the action of diodes 22 , this sensor will determine the voltage on bus 88 . The batteries and controls with lower currents will have outputs from summers corresponding to summer 80 which will be positive. This positive voltage when presented to a threshold detector similar to 132 will cause same to have a positive outpus.
If, then, the output of negative NOR gate 58 is positive thereby indicating safe operation of the battery 20 with regard to voltage, current and temperature, a positive signal from flip-llop of will result in a positive output from $\mathrm{AND}_{1}$ into $\mathrm{OR}_{1}$ and $\mathrm{OR}_{2}$ gates. This will cause the power switch 17 to close and will cause a positive output from $\mathrm{AND}_{2}$. The output from $A N D_{2}$ will then be delivered to inputs of $O R_{1}$ and $O R_{2}$. When the nip-flop 40 output voltage falls to its zero state by the action of power detector 36, peak detector 38 and OR gate 42, the power switch 17 will remain closed by virtue of the output from $\mathbb{A N D}_{2}$. When the present battery current exceeds that in the battery with the "highest" curremt, the output of buffer 76 will exceed the bus 88 voltage whereupon the output of summer 80 will become negative and the output of threshold detector 132 will fall to zero. At this point, the output of $\mathrm{AND}_{2}$ will reduce to zero thus causing driver 48 to reset the power switch 17.
In a system with a muluplicity of batteries and controls, this feature will then force a sharing of the charging power delivered from the source among the batteries. However, if a zero signal is supplied by the gate 58 , indicating a dangerous condition, AND 2 and OR 2 will shut down to enable the required override provided by the battery protection control 29.

With reference being made to FIG. 2, the particular details of the power peak detector 38 will be described. According to the FIG., a schematic representation of the power peak detector is alhatrated generally at 38 and comprises a terminal 90 into which the output of the instantaneous power detector 36 is supplied. A pair of terminals 92 and 94 are supplied for receiving sample commands from the power detector logic. Such logic is not illustrated since it forms no part of the present invention. However, the logic provides a sampling signal to the terminals 92 and 94 according to the time intervals illustrated in the diagram generally indicated at 98 . With reference to the diagram, during the time interval from $t_{0}$ to $t_{3}$, the peak detector 38 is caused so operate and receive an input over the terminal 90 from the instantaneous power detector 36. Over the time interval from $t_{9}$ to $t_{1}$, mo sample commands are supplied to either of the terminals 22 and 94. However, duning the time interval from $t_{1}$ to $t_{2}$, a signal from the power detector logic sends a sample command signal A over the terminal 22. Over the time interval from $t_{2}$ to $t_{3}$, the logic supplies a sample command B over the terminal 94. The logic then recycles beginning at time $\varepsilon_{0}$ the time interval between $t_{0}$ and $t_{1}$ indicating a time delay to strictly segregate a following set of sample command signals $A$ and $B$ from previous ones.
For example, the entire sampling time cycle from $t_{0}$ to $t_{3}$ may comprise 5 microseconds. The sample command $A$ supplied so the terminal 92 operates a switch current source indicated schematically at 100 , which source provides a required bias current to turn on or of a difference amplifier Q3 imustrated in the FIG. Capacitors Cl and C 2 are supplied as memory devices for storing instantaneous source power information supphed over the teminal 90 . A pair of field effect tramastors Q 2 and QA, together with a plurality of diodes CR , CR 2 and CR 3 are provided in the circuit as shown to maintain a high circuit impedance in order to prevent undesired dishiarge of the capacitors C1 and C2. A pair of transistors QR and QS are provided in the cincuit as shown to discharge the capacitors Cl and C 2 at the appropriate time in the operating sequence as shown in the diagram 98.

Assume initially that capacitors Cl and C are discharged and that transistors Q1, Q3, QS, Q6 and O7 as well as the current source 100 are turned off. At the time to the source power is assumed to increase whereby an input voliage over the terminal 90 charges the capacitor Cl over the time interval from $t_{0}$ to $t_{1}$. At the same time $t_{1}$, the sample command $\mathbb{A}$ is received from the power detector logic (not shown) whereby the switch current source 100 is turned on to provide the required bias current for the difference amplifier 03 .
At the moment of turn on, difference amplifier Q3 is unbalanced due to the voltage stored on the capacitor Cl being greater than that on the capacitor C2. The complementary dif. ference amplifier Q6 is thereby caused to conduct, permitting the capacitor C2 to charge until its stored voltage equalis that stored on capacitor C1. Upon such voltage equalization, the amplifier Q3 is restored to balance. The source power information is thereby transferred from the capacitor C 1 to the capacitor C 2 which acts as a memory element.

When the amplifier QW is caused to conduct, such is an indication that an increase in source power is detected, and an input signal is provided along the reset teminal to bias a bistable flip-flop to its reset conditions. At the time $\boldsymbol{r}_{8}$, the sample command A is extinguished, turning the difference amplifier Q3 off, via the switch current source 100 . Also at the time $c_{2}$, the sample command B is applied to the terminal 94 thereby turning on the discharge transistor Q1 which operates to discharge the capacitor Cl in preparation for a following set of sampling signals occurring in a subsequent time interval.
At the same time $t_{3}$, the power detector logic (not shown) extinguishes the sample command B and the sampling cycle is restarted beginning at the time $t_{0}$. If the sampled source power continues to increase during each subsequent sampling interval, the operation of the peak detector 38 will operate as described.
However, assume that the source power decreases during a sampling interval. Thus, at the time $t_{1}$, the capacitor Cl will be charged to a voltage which is less than that previousiy stored on the capacitor C 2 . The sample command $A$ will turn on the difference amplifier Q3 which is unbalanced in the opposite direction, causing a complementary difference amplifier Q7 to conduct rather than the amplifier Q . This action turns on the discharge transistor Q5 which discharges the capacitor C2. When the capacitor $C 2$ is discharged to the voltage level equal to that of the capacitor Cl , the amplifier Q 3 is restored to a balanced condition. Simultaneously, the transistor $Q$ ? is turned on to provide a "set" input signal to the bistable Alipflop which issues a peak detector output pulse as indicated over the output terminal 102. The remaining operation of the circuit over the time interval $t_{2}$ to $t_{3}$ is as previously described for the condition of increasing source power. The peak detector 38 will not be responsive to further decreases in the detected source power until a source power increase is detected to reset the bistable flip-flop. Accordingly, the bistable flipflop is provided for eliminating erroneous peak detector output pulses which can occur, for example, as the result of a source power phase lag. Accordingly, the peak detector 38 is illustrated in FIG. 2 provides a relative power level comparison and either information storage or peak detection within a 5 -microsecond sampling interval.

With more particular reference to FIG. 3 of the drawings, a specific embodiment of the instantameous power detector 36 is illustrated and described more in detail as follows. Whereas in FIG. It the illustrated power source 12 is a DC type, the power detector 36 to be described is adaptable to detection of instantaneous power of an AC source as well. Accordingly, with reference to FIG. 3, an AC source is illustrated at 90, which source may be substituted for the source 12 of 19.1 in the well-known manner. Connected in paraliel with the source is a transformer $T 1$ with primary windings $N_{P}$ and secondary windings $\mathrm{N}_{51}$ and $\mathrm{N}_{52}$. The output from the secondary winding $\mathrm{N}_{S_{1}}$ are rectified through appropriate diodes CR 1 and CR 2 for controlling the appropriate direction of current Mow. More specifically, a conductor 92 connects one end of the seconda-
ry windings $N_{S 1}$ to the junction of the oppositely directed diodes CR1 and CR2. The diodes CR2 is connected to the junction of inductors $\mathrm{N}_{a b}$ and $\mathrm{N}_{a c}$. The diode CR1 is connected to the junction of inductors $\mathrm{N}_{a d}$ and $\mathrm{N}_{a j}$. A first resistor $R_{C}$ is cornected to the junction of the inductors $\mathrm{N}_{a A}$ and $N_{a g}$ A second resistor $R_{G}$ is connected to the junction of the inductors $N_{a c}$ and $N_{a D}$. The junction of the first and second resistors $\mathbb{R}_{6}$ is connected by a conductor 94 to the other side of the windings $\mathrm{N}_{51}$. The diode CR 1 connects the junction of the inductors $\mathrm{N}_{a A}$ and $\mathrm{N}_{a y}$ to the conductor 92 . One side of the primary windings $\mathrm{N}_{\rho}$ is connected to a conductor 96 which as illustrated in FIG. 3, is connected to the load, for example, through the power switch 17 as illustrated in FIG. 1. The other side of the primary windings $\mathrm{N}_{P}$ is connected by a conductor 98 to a plurality of windings $N_{l}$, each of the windings $N_{I}$ being associated respectively with the windings $\mathrm{N}_{a A}, \mathrm{~N}_{a B}, \mathrm{~N}_{a C}$ and $\mathrm{N}_{a b}$. The conductor 98 terminates at 100 which may be connected to ground potential. The secondary windings $\mathrm{N}_{S 2}$ is provided with outer conductors 102 and 104 and a central conductor 106. The central conductor 106 is connected to a junction 108 which is at common potential with the terminal 100 of the conductor 98 . The outer conductor 102 is connected to a diode CR5 and the conductor 104 is connected to a diode CRG. A resistor $\mathbb{R}_{1}$ connects the junction of the diodes CRS and CR6 to one side of a reset switch network comprising in parallel a reset switch S1, a capacitor C1 and a voltage detector 110 which circuit is connected to ground, for example at 112. The detector is in parallel with another reset switch circuit comprising in parallel a reset switch S2, a capacitor C2 and the detector 110 connected to ground at 112. A resistor R2connects the $\$ 2$ reset switch circuit to a pair of diodes CR3 and CR4. The diode CR3 is connected to the conductor 104 and the diode CR 4 is connected to the conductor 104 , thereby completing the circuit associated with the secondary windings $\mathrm{N}_{\mathrm{sz} 2}$.

With further reference to FIG. 3, a first magnetic core A is associated with the windings $\mathrm{N}_{a B}$ and $\mathrm{N}_{r}$. In similar fashion a magnetic core B is associated with the inductors $\mathrm{N}_{a \beta}$ and $\mathrm{N}_{t}$ and a magneuic core $D$ is associated with the windings $N_{a D}$ and $\mathrm{N}_{5}$.

A first sawtooth current oscillator $\mathrm{I}_{d l}$ is provided with a closed loop circuit comprised of excitation windings $\mathrm{N}_{d l}$ associated with the magnetic core A and excitation windings $\mathrm{N}_{d l}$ associated with the magnetic core B. Another output of the sawtooth generator $T_{a i}$ is conveyed by a conductor 114 to a bistable flip-lop No. 1, the output of which is supplied to an OR, gate No. 1. The magnetic cores $A$ and $B$ are provided with magnetic direction sense windings $\mathrm{N}_{S 1}$. One side of the windings $N_{S 1}$ is connected to ground potential at 116 and the other end is comected to a sense amplifier No. 1. The output of the sense amplifier 1 is supplied both to a reset circuit 118 and the bistable flip-flop No. 1. The output of the reset circuit 118 is supplied back to the generator $\mathrm{I}_{d 1}$ and to the OR gate No. 1.
In similar fashion, the magnetic cores $C$ and $D$ are provided with exciation windings $\mathrm{N}_{d 2}$, respectively, which are in a closed loop excitation circuit having a sawtooth current generator $l_{d s}$. The generator $I_{d 2}$ is provided with an output conductor 120 which supplies a bistable flip-flop No. 2. The output from the flip-flop No. 2 supplies an OR gate No. 2. The output of the OR gate 2 operates to close the reset switch S2. Upon cessation of an output from the OR gate the switch S2 will open.

Additionally, the magnetic cores C and D are provided with magnetic field direction sense windings $\mathrm{N}_{52}$, one side of which is connected to ground potential at 122 , and to the other side of which is comnected to a sense amplifier No. 2. The output of the sense amplifier 2 is supplied both to the flip-flop No. 2 and a second reset circuit 124. The output of the reset circuit 124 is supplied back to the generator $\mathrm{I}_{d 2}$ and to the OR gate No. 2 .

In operation of the instantaneous power detector 36, reference will be made specifically to the operation of the magnetic core A. Assume that the reset switch S1 is opened by
a reset signal from the reset circuit 118 through the OR gate No. 1 and that the circuit 118 further initiates operation of the $\mathrm{I}_{d 1}$ generator. Assume further that the source 90 produces a current $l_{G}$ in a direction horizontally left through the inductors $\mathrm{N}_{1}$. The $\mathrm{l}_{d_{1}}$ generator is a sawtooth waveform generator, the output of which produces a progressively increasing magnetic field intensity in the magnetic core A opposite in direction to the corresponding magnetic field created by the flow of current $I_{C}$.
The resultant magnetic core field intensity becomes the algebraic addition of the oppositely directed fields. Accordingly, the resultant field intensity is initially negative due to the current $I_{C}$. Subsequently, the resultant field intensity becomes positive due to the increasing positive current in the windings $\mathrm{N}_{d 1}$ produced by the sawtooth generator.

Due to the positive resultant field, a voltage is induced in the sense windings $\mathrm{N}_{s_{1}}$. As the voltage attains a predetermined positive value, the output thereof through the sensing amplifier No. 1 is supplied to the reset circuit which initiates a pulse through the OR gate No. 1 to momentarily close the reset switch S1 and thereby discharge the capacitor C1 to zero voltage. Further an output signal from the reset circuit 118 is supplied to turn off the current generator $I_{d 1}$. For example, the $I_{d 1}$ generator is a current sawtooth oscillator, the maximum current amplitude of which is that of the maximum expected rated current $I_{G}$ times

$$
\frac{N I}{N d l} .
$$

Further, the generator is provided with a self-oscillation circuit. More specifically, when the current $\mathrm{I}_{G}$ is zero, of the wrong sign or in excess of rated, a self-oscillation indication is generated and conveyed over the conductor 114 to the flipflop No. 1. The output of the flip-flop provides a signal to the OR gate and biases the reset switch S1 to a closed position thereby forcing discharge of the voltage across the detector 110 to zero.
The voltage, $\mathrm{V}_{0}$, is the output of the indicated $\mathrm{R}_{1}-\mathrm{C}_{1}$ network and may be expressed in terms of the Laplace transform after the reset switch S 1 is opened at $t=0$ as:

$$
\begin{equation*}
V_{0}(s)=\frac{V_{G}(s)}{1+S R C_{11}} \tag{1.}
\end{equation*}
$$

In the time domain (considering $\mathrm{V}_{G}$ constant over the sampling interval).

$$
\begin{equation*}
V_{0}(t)=V_{G}\left(1-{ }_{\theta}-t / R C_{11}\right) \tag{2.}
\end{equation*}
$$

For period of time, $t_{1}$, much smaller than the time constant, $R C_{11}$, results in the linear approximation,

$$
\begin{equation*}
\mathrm{V}_{0}\left(t=t_{1}\right)=\frac{V_{\mathrm{G}} t_{1}}{R C_{11}} \tag{3.}
\end{equation*}
$$

If the remaining circuitry, indicated in FIG. 3 satisfies the relationship,

$$
\begin{gather*}
t_{1}=\mathrm{K}_{\mathrm{t}} \mathrm{I}_{G},  \tag{4.}\\
\text { then }
\end{gather*}, \begin{aligned}
& \frac{V_{G}}{R C_{11}} K K=\frac{K_{1}}{R C_{11}} P_{\mathrm{G}}
\end{aligned}
$$

where
$\mathrm{K}_{\mathrm{t}}$ is a proportionality constant.
$P_{G}$ is the source power to be measured.
$t_{1}$ is the time at which reset circuit action occurs.

With reference to FIG. 5 , the output voltage across the detector 110 is shown vs. time. The dashed line in FIG. 5 represents the sensed Power-time relationship. If

$$
\text { (6.) } \quad\left(t_{2}-t_{1}\right) \ll t_{1} \text {, }
$$

then the average voltage also is proportional to the power which indicates that an ordinary, average reading voltmeter may be employed as the detector 110 .
The circuit as described thus far is sufficient for detecting at the detector 110 the instantaneous power of a DC source. However, if the source 90 as described is an AC type, a second magnetic core $B$ must be provided for detecting through its windings $N_{1}$ the effects of source current $\mathrm{I}_{\mathrm{C}}$ in a direction to the right. Thus, the above-explained operation of the circuits associated with the magnentic core A applies as well to the operation of the core $B$, except that the magnetic field is produced by an opposite flow of current. Accordingly, with the core $A$ sensing a current flow $\mathbb{I}_{G}$ to the left and core $B$ sensing current flow to the right, the instantaneous power output of the $A C$ source 90 is detected.
To measure the average power in the AC circuit, the additional windings $\mathrm{N}_{a A}, \mathrm{~N}_{a B}, \mathrm{~N}_{A C}$ and $\mathrm{N}_{a D}$, are associated with a respective one of the magnetic cores $\mathrm{A}, \mathrm{B}, \mathrm{C}$ and D in order to effectively cancel the field effects created by the appropriate $\mathbb{I}_{d i}$ and $\mathbb{I}_{d 2}$ generator for given conditions as follows.
Consider the case wherein the instantaneous source polarity is indicated by the direction of current $I_{a}$ in the FIG. 3. For this case, the half-cycle of the $A C$ source 90 under consideration is identified by that cycle wherein the instantaneous flow of current $\mathbb{I}_{G}$ is reversing, as typically occurring when the source is supplying a resistance-reactance load. With the current $\mathrm{I}_{G}$ initially flowing in a direction to the left through the windings $\mathrm{N}_{l}$, the following occurs.
The current $\mathrm{I}_{a}$ flows in the conductors $\mathrm{N}_{a A}$ and $\mathrm{N}_{a D}$ of the cores A and D as indicated in the FIG. Thus, if the current $\mathrm{I}_{d 1}$ and $\mathrm{I}_{d 2}$ are flowing through the windings $\mathrm{N}_{d 1}$ and $\mathrm{N}_{d 2}$ in the directions as indicated by the arrows 126 and 128 , no sense indications from the cores $A$ and $D$ will occur in either the sense amplifier 1 or the sense amplifier 2 .
The current $\mathbb{I}_{G}$ through the windings $\mathrm{N}_{I}$ and the current $\mathrm{I}_{d 2}$ through the windings $\mathrm{N}_{d 2}$ have the same polarity relative to the created field excitation of the magnetic core C . Thus no sense indications to the sense amplifier 2 will occur. Accordingly, the $\mathbb{I}_{d 2}$ generator will run to completion in its self-oscillating mode and will trigger the flip-flop 2 which will hold the reset switch 52 closed until a sense pulse from the reset circuit 124 opens the switch and initiates operation of the generator $\mathrm{I}_{\mathrm{d} 2}$. Accordingly, zero voltage will be maintained across the capacitor C 2 , for the duration that the switch S 2 is closed.
However, the current $I_{G}$ through the windings $N_{t}$ and the current $\mathbb{I}_{d 1}$ through the windings $\mathrm{N}_{d 1}$ will be of opposite polarity with respect to the field excitations of the core B. The result is the appropriate condition for indication of a voltage by the detector 110 . Since the voltage seen by the detector 110 is proportional to the power, such voltage is transferred from the detector 110 to the peak detector which samples the voltage within the time interval $t_{0}$ to $t_{3}$ as heretofore explained in conjunction with FIG. 2.
With reference yet to FIG. 3, the operation of the instantaneous power detector circuit 36 will be further explained. When the current $\mathbb{I}_{G}$ reverses its direction of flow, the magnetic cores $A$ and $D$ are still gated out of sensing operation by the effects of the current $L_{A}$ still flowing in the direction as shown in the drawing due to a phase difference between the voltage induced in the secondary windings $\mathrm{N}_{S 1}$ and the current $l_{c}$. The field excitations in the magnetic core B will be in the same relative direction because the excitations created by the currents $\mathbb{I}_{G}$ and $\mathbb{I}_{d 1}$ will be in the same relative direction so that no field excitation change will be detected by the sense amplifier No. 1. However, the field excitations for the magnetic core $C$ will experience a sense change and the output from the sense amplifier No. 2 in response thereto is supplied to the
flip-flop No. 2 and through the OR gate No. 2 to bias the switch S2 to an open position thereby causing a voltage to appear across the capacitor $C 2$ which voltage is detected by the detector 110 .
When the source voltage reverses again, the field excitations of the cores $A$ and $D$ will experience a sense change and the output from the sense amplifier No. 11 in response thereto will activate the flip-flop No. 1 and accordingly will open the switch S1. A voltage will thus appear across the capacitor Cl which voltage is detected by the detector 110 .

Whereas the voltage across the capacitor Cl will produce a positive upscale indication on the detector 110 , a voltage across the capacitor $\mathbf{C} 2$ will produce a downscale indication. Accordingly, the detector utilized in practice is an average reading device such as a D'Arsonval-type meter with a zero at center scale. In practice, the voltage variations produced alternately across the capacitors C 1 and C 2 are of sufficient rapidity to produce a steady deflection on the meter.

As an added feature of the circuit as illustrated in FIG. 3 , the phase of the voltage relative to the curremt may experience a $180^{\circ}$ phase lag causing a D'Arsonval-type indicator to deflect in a reverse direction with the magnitude of the deflection remaining the same. This feature allows an indication of the direction as well as the magnitude of the power flow through the meter. This has particular application to the situation where the source is an AC bus supplied by a plurality of AC sources, the power sensor therefore monitoring the bus contribution of one or more sources.
The preferred embodiment of the detector 36 as inlustrated in FIG. 3 may easily be modified to eliminate the need for the self-oscillating feature of the sawtooth generators $\mathbb{I}_{d i}$ and $\mathbb{I}_{d 2}$. More specifically, with reference to FIG. 6 there is showm a graphic representation of the current waveform output of each of the generators. As shown in the FiG., a graphic plot of generator current $I_{d}$ versus time is illustrated. A waveform of a typical sawtooth generator indicated at 130 has no negative component. However, by selecting the proper generators $I_{d}$ and $I_{d 2}$ having a substantial negative output waveform as illustrated at 132, the need for the self-oscillating features represented by the conductors 114 and 120 would be eliminated. For this case, the initial portion of the output current of the current generators would be suficient to enable the magnetic cores $\mathrm{A}, \mathrm{B}, \mathrm{C}$ and D to detect a sense change for conditions of zero current $I_{G}$. Conditions of current $I_{G}$ in the wrong direction or of value in excess of rated would then result in an off scale indication of the detector 110. Accordingly, the condition for zero $l_{G}$ would result in a zero or minimum indication of the detector 110 .

Other modifications and embodiments of the present invention may be made without departing from the spirit of the invention as recited in the appended claims.
We claim:

1. A maximum power point tracker for adaptation to control the operation of a power source, including: a voltage sensor and a current sensor operatively coupled to the power source, an instantaneous power detector connected to the current sensor and voltage sensor, a peak detector connected to the current sensor and voltage sensor, a peak detector connected to the power detector for detecting a peak value in the instantaneous power from the power source, an OR gate operatively coupled to the peak detector, a pulse absence detector connected between said peak detector and said OR gate, a bistable flip-flop connected to said OR gate, a power switch driver connected to the flip-flop, a power switch connecting said power source to a load, said flip-flop being actuated in one stable state to activate the power switch driver to close the power switch thereby connecting the power source to the load, said flip-flop being operable in another stable state to activate the power source driver and open the power switch, thereby disconnecting the power source from the load, whereby the power source is caused to supply said load with a range of voltages corresponding to that at which the maximum power output of the source occurs.
2. The structure of claim 1 wherein said instantaneous power detector comprises: a first magnetic core and a second magnetic core, first windings magnetically coupled to said first core and conmected to said power source, second windings magnetically coupled to said second core and to said power source, a closed hoop field excitation circuit magnetically couphed to said frate and said second core, said excitation circuit including a waveform generator, magnetic field sense windings magnetically coupled to said hirst and said second core, a sense amplifier connected to said sense windings, a reses circuit and a bistable flip-flop connected to receive a signal from the sense amplifier, and OR gate operatively coupled to said meset switch and said flip-hop, said waveform generator being connected to receive a signal from said reset swich, a resistor and a capacitor connected to said first and second windings, a reset switch connected in paralle! with said capachtor, and a voltage detector connected in parallel with said capacitor.
3. The structure of claim 2 , wherein said waveform generawrincludes a sawtooth generator the waveform of which comprise negative and positive components.
4. The structure of claim 2 , wherein said waveform generator sapplies a self-oscillating signal to said flip-fiop.
5. The structure of claim 2, and further including means coactiny with said instantaneous power detector for average power detection comprising: third and fourth magnetic cores, thind and fowth windings magnetically coupled to said third and fourth cores and said power source, a second closed loop excitation crevis magnetically coupled to said third and fourth cores, a second waveform generator in said second excitation circutt, second field sense windings magnetically cou-
pled to said third and fourth cores, a second sense amplifier connected to said second sense windings, a second reset circuit and a second bistable flip-flop conmecied to said second sense amplifier, a second OR gate connected to said second reset switch and said second flip-flop, said second reset switch supplying a reset signal to said second waveform generator, a second resistor and a second capacitor connected to said third and fourth windings, and a second reset switch connected in parallel with said second capacitor, said voltage detector being connected in parallel with said second capacitor.
6. The structure of claim 5 , wherein said second waveform generator includes a sawtooth generator the waveform of which includes negative and positive componenes.
7. The structure of claim 5 , wherein said waveform genera15 tor supplies a self-oscillating signal to said fipp-flop.
8. The structure of claim 1 , and further including override control means operatively connected to said power switch driver for preventing the closing thereof.
9. The structure of claim 8, wherein said control means in20 cludes detectors for sensing excessive temperature, current and voltages of at least a portion of said load, and AND gate connected between said flip-flop and said power switch driver, said detectors normally supplying a "positive" signal to said AND gate, said positive signal being extinguished in response 25 to excessive load temperature or current voltage to shut down said AND gate.
10. The structure of claim 8, wherein said control means includes detection of current imbalance among a plurality of connected battery systems and function to promote balance 30 among battery currents.
