April 1965 Brief 65-10118

## NASA TECH BRIEF



NASA Tech Briefs are issued by the Technology Utilization Division to summarize specific technical innovations derived from the space program. Copies are available to the public from the Clearinghouse for Federal Scientific and Technical Information, Springfield, Virginia, 22151.

## Transistorized Circuit Clamps Voltage With 0.1% Error



The problem: To apply two accurately clamped voltage levels (+18 or 0 volts) to the input of a digital-to-analog resistive matrix that binarily develops a deflection staircase.

The solution: A transistorized clamping circuit that clamps either of two voltage levels (+18 or 0 volts) with less than 0.1 percent voltage offset.

**How it's done:** When a positive 5.5-volt level is applied to the base of transistor  $Q_1$  through resistor  $R_1$ , transistor  $Q_1$  is driven into saturation. In this state, the collector-emitter voltage of transistor  $Q_1$  is

approximately 30 millivolts and is relatively independent of temperature. The output of transistor  $Q_1$  is applied directly to the digital matrix and to the base of transistor  $Q_2$  through resistor  $R_3$ . This holds transistor  $Q_2$  at cutoff, which in turn keeps transistor  $Q_3$  (operating as an "inverted-mode" switch) biased off.

When a zero-volt level is applied to the base of transistor  $Q_1$  through resistor  $R_1$ , transistor  $Q_1$  is biased off. Transistor  $Q_2$  is driven into saturation by current from the 24.5-volt supply through resistors  $R_2$  and  $R_3$ . The output of transistor  $Q_2$  turns transistor

(continued overleaf)

This document was prepared under the sponsorship of the National Aeronautics and Space Administration. Neither the United States Government, nor NASA, nor any person acting on behalf of NASA: A. Makes any warranty or representation, express or implied, with respect to the accuracy, completeness, or usefulness of the information contained in

this document, or that the use of any information, apparatus, method, or process disclosed in this document may not infringe privately-owned rights; or B. Assumes any liabilities with respect to the use of, or for damages resulting from the use of, any information, apparatus, method, or process disclosed in this document.

Q<sub>3</sub> on and allows the 18-volt supply to be applied through transistor Q<sub>3</sub> to the digital matrix. The collector-emitter voltage in transistor Q<sub>3</sub> is approximately 5 millivolts.

## Notes:

- Whereas ideal output levels are 18.0 volts and 0.0 volt, actual performance obtainable is 18.005 volts ±5 mv, and 0.030 volt ±15 mv.
- 2. Although the speed of operation of this clamping circuit technique is limited by the charge storage in transistor Q<sub>1</sub>, it may be useful for analog, digital, and hybrid circuit applications.

3. Inquiries concerning this invention may be directed to:

Technology Utilization Officer Goddard Space Flight Center Greenbelt, Maryland, 20771 Reference: B65-10118

Patent status: NASA encourages the immediate commercial use of this invention. Inquiries about obtaining rights for its commercial use may be made to NASA, Code AGP, Washington, D.C., 20546.

Source: Radio Corporation of America, under contract to Goddard Space Flight Center (GSFC-196)

Brief 65-10118 Category No. 01