

| Title                          | Random telegraph-signal noise in junctionless transistors                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Author(s)                      | Nazarov, Alexei N.; Ferain, Isabelle; Akhavan, Nima Dehdashti; Razavi, Pedram; Yu, Ran; Colinge, Jean-Pierre                                                                                                                                                                                                                                                                                                                                                                                         |
| Publication date               | 2011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Original citation              | Nazarov, A. N., Ferain, I., Akhavan, N. D., Razavi, P., Yu, R. and<br>Colinge, J. P. (2011) 'Random telegraph-signal noise in junctionless<br>transistors', Applied Physics Letters, 98(9), pp. 092111. doi:<br>10.1063/1.3557505                                                                                                                                                                                                                                                                    |
| Type of publication            | Article (peer-reviewed)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Link to publisher's<br>version | http://aip.scitation.org/doi/abs/10.1063/1.3557505<br>http://dx.doi.org/10.1063/1.3557505<br>Access to the full text of the published version may require a<br>subscription.                                                                                                                                                                                                                                                                                                                         |
| Rights                         | © 2011 American Institute of Physics. This article may be<br>downloaded for personal use only. Any other use requires prior<br>permission of the author and AIP Publishing. The following article<br>appeared in Nazarov, A. N., Ferain, I., Akhavan, N. D., Razavi, P.,<br>Yu, R. and Colinge, J. P. (2011) 'Random telegraph-signal noise in<br>junctionless transistors', Applied Physics Letters, 98(9), pp. 092111<br>and may be found at<br>http://aip.scitation.org/doi/abs/10.1063/1.3557505 |
| Item downloaded<br>from        | http://hdl.handle.net/10468/4326                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Downloaded on 2018-08-23T18:50:57Z



Coláiste na hOllscoile Corcaigh

## Random telegraph-signal noise in junctionless transistors

A. N. Nazarov, I. Ferain, N. Dehdashti Akhavan, P. Razavi, R. Yu, and J. P. Colinge'

Citation: Appl. Phys. Lett. **98**, 092111 (2011); doi: 10.1063/1.3557505 View online: http://dx.doi.org/10.1063/1.3557505 View Table of Contents: http://aip.scitation.org/toc/apl/98/9 Published by the American Institute of Physics

## Articles you may be interested in

Reduced electric field in junctionless transistors Applied Physics Letters **96**, 073510 (2010); 10.1063/1.3299014

Junctionless multigate field-effect transistor Applied Physics Letters **94**, 053511 (2009); 10.1063/1.3079411

Mobility improvement in nanowire junctionless transistors by uniaxial strain Applied Physics Letters **97**, 042114 (2010); 10.1063/1.3474608

Low-frequency noise in junctionless multigate transistors Applied Physics Letters **98**, 133502 (2011); 10.1063/1.3569724

Low subthreshold slope in junctionless multigate transistors Applied Physics Letters **96**, 102106 (2010); 10.1063/1.3358131

Low-field mobility in ultrathin silicon nanowire junctionless transistors Applied Physics Letters **99**, 233509 (2011); 10.1063/1.3669509



## Random telegraph-signal noise in junctionless transistors

A. N. Nazarov,  $^1$  I. Ferain,  $^2$  N. Dehdashti Akhavan,  $^2$  P. Razavi,  $^2$  R. Yu,  $^2$  and J. P. Colinge  $^{2,a)}$ 

<sup>1</sup>Lashkaryov Institute of Semiconductor Physics, National Academy of Sciences of Ukraine, Kyiv, Ukraine <sup>2</sup>Tyndall National Institute, University College Cork, Lee Maltings, Prospect Row, Cork, Ireland

(Received 4 January 2011; accepted 31 January 2011; published online 1 March 2011)

Random telegraph-signal noise (RTN) is measured in junctionless metal-oxide-silicon field-effect transistors (JL MOSFETs) as a function of gate and drain voltage and temperature. It is shown that the RTN in JL MOSFETs increases significantly when an accumulation layer is formed. The amplitude of RTN is considerably smaller in JL devices than in inversion-mode MOSFET fabricated using similar fabrication parameters. A measurement technique is developed to extract the main parameters of the traps, including the average charge capture and emission time from the traps. © 2011 American Institute of Physics. [doi:10.1063/1.3557505]

The scaling of field-effect transistors results in an increased sensitivity of the devices to local charge trapping/ detrapping processes, which influence electrical transport in the channel and generate noise. The junctionless (JL) metaloxide-semiconductor field-effect transistor (MOSFET) has recently been proposed<sup>1,2</sup> as an alternative device for sub-20-nm nodes. The JL architecture eliminates the need for forming PN junctions. In a JL MOSFET, the channel containing the carriers flowing from source to drain is located inside a heavily doped silicon nanowire, and the electric field inside of the channel, perpendicular to the current flow, is very low.<sup>3</sup> No study on random telegraph-signal noise (RTN) in heavily doped devices has been reported yet, although it was recently shown that accumulation mode (AM) MOSFETs with highly doped substrate present unusually low levels of 1/f noise.<sup>4</sup>

In this letter, we study RTN in nanowire (NW) silicon JL MOSFETs and compare these results with the RTN characteristics of inversion-mode (IM) NW MOSFETs fabricated using the same processing steps. The devices reported here are multigate silicon NW n-type MOSFETs with pi-gate architecture fabricated on UNIBOND® silicon-oninsulator wafers. The width and thickness of the silicon nanowires are both approximately equal to 10 nm (see the inset of Fig. 1). The gate length is 1  $\mu$ m. The gate oxide and buried oxide thickness are 7 and 340 nm, respectively. The JL MOSFETs have uniform N-type doping concentration of  $1 \times 10^{19}$  cm<sup>-3</sup> in the source, drain, and channel regions. "Standard" IM pi-gate MOSFETs were made using the same fabrication process. These have the same dimensions as the JL devices but have a p-type channel doping concentration of  $2 \times 10^{18}$  cm<sup>-3</sup> and an n-type doping concentration of  $1 \times 10^{20} \ \text{cm}^{-3}$  in the source and drain regions. The JL MOSFETs have a P<sup>+</sup>-polysilicon gate electrode and the IM devices have an N<sup>+</sup>-polysilicon gate electrode.

Figure 1 shows the drain current versus gate voltage characteristics  $I_D(V_G)$  of the measured NW MOSFETs. The threshold voltage of the IM  $(V_{th}^{IM})$  and JL devices  $(V_{th}^{JL})$  was extracted using the second derivative of the drain current versus gate voltage technique and is equal to 0.2 and 0.33 V, respectively. The RTN of the drain current is measured above

<sup>a)</sup>Electronic mail: jean-pierre.colinge@tyndall.ie.

threshold, and for the same gate voltage overdrive, defined as  $V_{\rm GO} = V_G - V_{\rm th}$ . The measured RTN curves are presented in Fig. 2(a). In our case, the RTN can be described by two drain current levels: high-current (on) level and a low-current (off) level. The duration for which the drain current is in the high-current state represents the capture time ( $\tau_c$ ) of traps, whereas the time in the low-current state represents the emission time ( $\tau_e$ ).<sup>5</sup> It should be noted that the magnitude of the relative RTN amplitude of the drain current ( $\Delta I_D/I_D$ ) is considerably larger in the IM devices than in the JL devices [Fig. 2(b)].

The relative RTN amplitude of the drain current in both types of the devices varies as the inverse of gate voltage overdrive:  $\Delta I_D/I_D \approx (V_G - V_{\text{th}})^{-1}$  [see the inset of Fig. 2(b)]. A similar  $(V_G - V_{\text{th}})^{-1}$  dependence can be obtained in first approximation for IM MOSFETs from Eq. (67) of Ref. 6,

$$\frac{\Delta I_D}{I_D} = \frac{q}{WLC_{\text{ox}}} \times \frac{g_m}{I_D} \approx \frac{q}{WLC_{\text{ox}}(V_G - V_{\text{th}})} \\ \times \left\{ 1 + \frac{1}{1 + \theta^{-1}(V_G - V_{\text{th}})^{-1}} \right\}, \tag{1}$$

where  $g_m$  is the transconductance, W and L are the electrical width and length of the channel,  $C_{ox}$  is the gate oxide capaci-



FIG. 1.  $I_D(V_G)$  characteristics of JL and IM MOSFETs and their second derivatives.  $V_D$ =50 mV. Inset: high-resolution transmission electron microscope photograph of the cross section of a transistor.



FIG. 2. (a) Random telegraph-signal noise in IM and JL MOSFETs at  $V_D$ =50 mV and  $V_G$ - $V_{th}$ =0.52 V. (b) Dependence of the relative RTN amplitude of drain current on gate voltage overdrive (the inset represents the dependence of the relative RTN amplitude vs reverse gate voltage overdrive). (c) Average capture and emission time vs gate voltage overdrive. (d) Ratio of average capture time to average emission time vs gate voltage overdrive. In the JL device,  $V_{th}$  is replaced by  $V_{FB}$  in the expression of the gate voltage overdrive.

tance, and  $\theta$  is the mobility degradation factor. Equation (1) can be applied to AM MOSFETs operating in the linear regime if the threshold voltage  $V_{\text{th}}$  is replaced by the flat-band voltage, which is the threshold of accumulation. Thus, a  $(V_G - V_{\text{th}})^{-1}$  variation of the relative RTN amplitude of the drain current  $\Delta I_D/I_D$  in a JL device is the signature of the presence of an accumulation channel. The AM surface-channel RTN in JL transistors follows the same general law in  $\Delta I_D/I_D \approx g_m/I_D$  observed in IM devices.<sup>7</sup> This can be seen from comparing Fig. 2(b) with the  $g_m/I_D(V_G)$  characteristics measured on JL devices.<sup>8</sup> The dependence of the bulk channel current on the JL MOSFET is more complicated<sup>9</sup> and does not follow a  $(V_G - V_{\text{th}})^{-1}$  law.

The measurement of the average capture time  $\langle \tau_c \rangle$  and the average emission time  $\langle \tau_e \rangle$  as a function of gate voltage allows us to the estimate energy distribution and the position in the channel of the oxide trap levels responsible for RTN generation. The physical distance of the oxide trap  $x_T$  from the SiO<sub>2</sub>-Si interface can be extracted from the dependence of  $\ln(\langle \tau_c \rangle / \langle \tau_e \rangle)$  on either  $V_G - V_{th}$  (IM device) or  $V_G - V_{FB}$  (AM device) presented in Fig. 2(d), using the conventional expression<sup>5</sup>

/ / \

$$\frac{d\left(\ln\frac{\langle \tau_c \rangle}{\langle \tau_e \rangle}\right)}{dV_G} \approx \frac{q}{kT} \times \frac{x_T}{T_{\text{ox}}},\tag{2}$$

where  $T_{ox}$  is the gate oxide thickness. The value of  $x_T$  from the JL devices is 2.9 nm, and it is 2.0 nm for the IM devices. From the value of gate voltage overdrive ( $V_G - V_{FB}$ )\* corresponding to the point where  $\langle \tau_c \rangle$  and  $\langle \tau_e \rangle$  are equal [Fig. 2(c)], and the equation of detailed balance,  $\langle \tau_c \rangle / \langle \tau_e \rangle = g \exp(E_T - E_F / kT)$ , we can estimate the energy of the traps ( $E_{Cox} - E_T$ ) from the following expression for the JL device in accumulation:

$$E_{C_{\text{ox}}} - E_T = E_{C_{\text{ox}}} - E_F - \frac{V_G - V_{FB}}{T_{\text{ox}}} x_T,$$
(3)

where  $E_{C_{\text{ox}}} - E_F$  is the energy difference between the minimum of the conduction band of the gate oxide and the Fermi



FIG. 3. (a) Relative RTN amplitude of drain current vs drain voltage. (b) Ratio of average capture time to average emission time vs drain voltage. (c) Relative RTN amplitude of drain current vs measurement temperature. (d) Arrhenius plot of emission time for the JL and IM MOSFETs ( $V_G - V_{\rm th} = 0.42$  V).

level in the silicon nanowire. We find hat  $E_{C_{\text{ox}}} - E_T$  is equal to 3.05 eV for the JL device.

For the same gate voltage overdrive, the relative RTN amplitude of the drain current in the JL devices is considerably smaller than in the IM devices. This observation is true whether the devices are analyzed as a function of drain voltage [Fig. 3(a)] or at high temperature [Fig. 3(c)]. This indicates that the drain current in JL MOSFETs is more stable than in IM devices. From the slope of  $\ln(\langle \tau_c \rangle / \langle \tau_e \rangle)$  versus  $V_D$ , the position of the trap(s) along the channel  $Y_T$  can be estimated.<sup>6</sup> Because the slope of  $\ln(\langle \tau_c \rangle / \langle \tau_e \rangle)$  versus  $V_D$  is the same for JL and IM devices [Fig. 3(b)], one can conclude that the trap location in the channel is the same for both devices. According to our calculations, the trap location in the channel is 150 nm from the source edge.

The activation energy can be determined from the dependence of the average emission time on temperature for a constant gate voltage overdrive [Fig. 3(d)] and it can be associated with the energy of the traps.<sup>10</sup> In the case of the JL device, the activation energy is 0.19 eV, and it is 0.77 eV for the IM device. This indicates a much larger energy band bending in the silicon nanowire near the SiO<sub>2</sub>–Si interface in the IM MOSFET than in the JL device.

In conclusion, we observe a smaller relative RTN amplitude in the drain current of junctionless nanowire transistors than in inversion-mode MOSFETs. This is due to the absence of an electric field attracting majority carriers (in our case, electrons) toward the gate oxide/silicon interface. The average capture time of electrons into traps located in the gate oxide is considerably longer in case of the JL devices than in case of the IM transistors.

This work was supported by the Science Foundation Ireland grant (Contract No. 05/IN/I888) and enabled by the Programme for Research in Third-Level Institutions. This work was supported in part by the European Community (EC) Seventh Framework Program through the Networks of Excellence NANOSIL and EUROSOI+ under Contract Nos. 216171 and 216373.

- <sup>1</sup>C. W. Lee, A. Afzalian, N. Dehdashti Akhavan, R. Yan, I. Ferain, and J. P. Colinge, Appl. Phys. Lett. **94**, 053511 (2009).
- <sup>2</sup>J.-P. Colinge, C.-W. Lee, A. Afzalian, N. Dehdashti Akhavan, R. Yan, I. Ferain, P. Razavi, B. O'Neill, A. Blake, M. White, A.-M. Kelleher, B. McCarthy, and R. Murphy, Nat. Nanotechnol. **15**, 225 (2010).
- <sup>3</sup>J. P. Colinge, C. W. Lee, I. Ferain, N. Dehdashti Akhavan, R. Yan, P. Razavi, R. Yu, A. N. Nazarov, and R. T. Doria, Appl. Phys. Lett. **96**, 073510 (2010).
- <sup>4</sup>W. Cheng, A. Teramoto, and T. Ohmi, Microelectron. Eng. **86**, 1786 (2009).
- <sup>5</sup>K. K. Hung, P. K. Ko, C. Hu, and Y. C. Cheng, IEEE Electron Device Lett. **11**, 90 (1990).
- <sup>6</sup>G. Ghibaudo, Microelectron. Eng. **39**, 31 (1997).
- <sup>7</sup>O. Roux dit Buisson, G. Ghibaudo, and J. Brini, Solid-State Electron. **35**, 1273 (1992).
- <sup>8</sup>R. T. Doria, M. A. Pavanello, C.-W. Lee, I. Ferain, N. Dehdashti-Akhavan, R. Yan, P. Razavi, R. Yu, A. Kranti, and J.-P Colinge, ECS Trans. **31**, 13 (2010).
- <sup>9</sup>J. P. Colinge, C. W. Lee, N. Dehdashti Akhavan, R. Yan, I. Ferain, P. Razavi, A. Kranti, and R. Yu, in *Semiconductor-on-Insulator Materials for Nanoelectronics Applications*, edited by A. N. Nazarov, J. P. Colinge, F. Balestra, J. P. Raskin, F. Gamiz, and V. S. Lysenko (Springer, Berlin, 2011), p. 187.
- <sup>10</sup>M. J. Kirton and M. J. Uren, Appl. Phys. Lett. 48, 1270 (1986).