# Direct Sequence Spread Spectrum based PWM Strategy for Harmonic Reduction and Communication

Ruichi Wang, Student Member, IEEE, Zhengyu Lin, Senior Member, IEEE, Jin Du Student Member, IEEE, Jiande Wu, Member, IEEE, and Xiangning He, Fellow, IEEE

Abstract-Switched mode power supplies (SMPSs) are essential components in many applications, and electromagnetic interference is an important consideration in the SMPS design. Spread spectrum based PWM strategies have been used in SMPS designs to reduce the switching harmonics. This paper proposes a novel method to integrate a communication function into spread spectrum based PWM strategy without extra hardware costs. Direct sequence spread spectrum (DSSS) and phase shift keying (PSK) data modulation are employed to the PWM of the SMPS, so that it has reduced switching harmonics and the input and output power line voltage ripples contain data. A data demodulation algorithm has been developed for receivers, and code division multiple access (CDMA) concept is employed as communication method for a system with multiple SMPSs. The proposed method has been implemented in both Buck and Boost converters. The experimental results validated the proposed DSSS based PWM strategy for both harmonic reduction and communication.

*Index Terms* – SMPS, DSSS, PWM, harmonic reduction, communication

#### I. INTRODUCTION

Power electronics and communications are subtopics of electrical engineering with different emphasis [1] and both of them are key technologies for smart grids [1, 2] and the Internet of Things (IoT) [3-5].

Conventional communication techniques, such as fieldbus and wireless communication, are commonly employed [6]. However, these techniques require extra communication signal generation circuits and associated power supplies. Wired communication methods, such as fieldbus, require dedicated communication cables, which increase system cost, and reduce system flexibility. Wireless communication methods are attractive to eliminate the communication cables, but they are lack of physical protection, security and reliability are often doubted, so extra measures are needed for protection.

Power line communication (PLC) technology uses electrical wires for both power and data transmission, and has been widely investigated. PLC has proved a reliable method for communication in many applications, including AC power

Z. Lin is with the Electrical, Electronic and Power Engineering of the Aston University, Birmingham, U.K. (e-mail: z.lin@ieee.org ).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

systems [7], microgrids [8, 9] and IoTs [10]. Many devices (such as remote sensors, LEDs, PV, energy storages, etc.) have power electronics converters. It will be desirable if PLC functions can be integrated into power electronics design, so that via the common DC power line, the remote sensor power supplies can send the measurement to the master controller, energy storage management system can send its state of charge to the master controller, and current demand can be send to LED drives, etc. However, PLC technology requires independent circuits for injecting, amplifying and processing the communication signals, the system cost and volume are high.

In recent years, some strategies have been developed to integrate communication techniques into power electronics designs to get better performing power electronic converters [11-16].

In communications, spread spectrum techniques are used to establish secure and reliable communication by spreading the transmitted signal over a wide bandwidth. This concept has been applied to power electronics designs to reduce the electromagnetic interference (EMI) emission [14-16]. For switched mode power supplies (SMPSs), high switching frequency has the benefits of better output voltage regulation, smaller filter size and lower system cost [17], but it creates EMI emission problems. The EMI emission may affect the SMPS itself and also interfere with other electronic equipment [18]. Therefore, various electromagnetic compatibility (EMC) standards have been developed to ensure the EMI emission of electrical or electronic equipment does not exceed a level to disturb other equipment. To meet EMC standards, many methods have been proposed to mitigate the EMI emission of SMPS, such as using EMI filters, selecting/designing appropriate components, better physical layout of the circuit, and soft-switch transition techniques [17], etc. For fixed frequency pulse width modulation (PWM) SMPS, the EMI noise peak values are at the harmonics of the switching frequency, making the EMI problem serious. Spread spectrum techniques can spread the spectrum of switching noise and achieve EMI suppression without EMI filters. In [14-16, 19-23], randomness is introduced to spread the discrete switching harmonic power over a wide frequency band, so that no harmonic of significant magnitude exists. In [15], a pseudorandom sequence is employed in frequency hopping spread spectrum modulation to reduce the spectral power density at the harmonic frequencies. In [24-26], triangular and bi-frequency periodic modulation techniques are adopted for custom spectral spreading with predictable parameters. In the above cited papers, spread spectrum techniques are only used for mitigating EMI issues, but not for communications.

For the SMPS, the input and output voltages usually contain ripple, and the voltage ripple fundamental frequency is the same as the switching frequency. For conventional SMPS

Manuscript received January 24, 2016; revised April 17, 2016 and June 16, 2016, accepted July 24, 2016. This work is supported by the National Nature Science Foundation of China under Grants 61174157, 51577170, and The Royal Society Research Grant of U.K. under Grant RG140697.

R. Wang, J. Du, J. Wu, and X. He are with the College of Electrical Engineering, Zhejiang University, Hangzhou 310027, China (e-mail: rui\_chi@163.com; eedujin@zju.edu.cn; eewjd@zju.edu.cn; hxn@zju.edu.cn).

designs, those voltage ripples are not desired, and many methods are proposed to reduce them. By applying a data modulation strategy in an SMPS, it is possible to use the voltage ripple for PLC communications [6, 12]. Frequency shift keying (FSK) is a common communication method to transmit data through discrete frequency changes of the carrier. In [6] and [12], a common DC bus communication method based on PWM/FSK modulation was proposed, and power converters are able to communicate with each other via the common DC bus. Data modulation is based on changing the converter PWM carrier frequency, so that the DC bus voltage ripple contains the data. Data demodulation is based on analysing the DC bus voltage harmonic spectrum using discrete Fourier transform (DFT) method. However, EMI filters are not allowed in the system with this communication method because they attenuate the ripple signals. Without EMI filters, the system may not comply EMC standards.

This paper proposes a novel direct sequence spread spectrum (DSSS) based PWM strategy to integrate some common communication technologies into SMPS design for both harmonic reduction and communication purposes. In the proposed method, power electronics devices with proposed modulation strategy can send data to any devices with proposed demodulation strategy connected to the same DC power line. DSSS is used to the spread data spectrum, and phase shift keying (PSK) is integrated into PWM to modulate both the data and the power. For the SMPS with the proposed PWM strategy, the harmonic spectrum is spread with decreased amplitude, the input and output voltage ripples contain the data, and the data can be transmitted along the DC power line. By introducing the code division multiple access (CDMA) [27, 28] concept, fullduplex multiple access communication among SMPSs can be realised. Compared with other PLC techniques, the proposed modulation strategy integrates communication with the SMPS and no additional signal generation hardware is required. Besides, switching harmonics are reduced [29, 30].

This paper is organized as follows: Data spreading and despreading principle is introduced in section II, and then the data and power modulation and demodulation are presented in section III. The proposed DSSS based PWM strategy has been implemented and experimentally verified. The prototype design and experimental results are shown in section IV. Finally, conclusions are given in section V.

# II. THE DATA SPREADING AND DESPREADING WORKING PRINCIPLE

Fig.1 shows the block diagram of the proposed DSSS based PWM strategy for both harmonic reduction and communication. It includes four parts: data spreading, data and power modulation, data demodulation, and data despreading. The data spreading and despreading principle is presented in this section, which is similar to the DSSS method for broadband communication. The data and power modulation and data demodulation will be presented in the next section.



Fig.1 Block diagram of the proposed DSSS based PWM strategy

# A. Data Spreading

DSSS is one of the spread spectrum forms, and a pseudonoise (PN) sequence is adopted to represent data. As shown in Fig. 1, to spread the sent data over a broadband, a PN code is employed, which is independent of the data. The PN code is a pseudo-random sequence and has properties similar to white noise.

m sequence (maximum length sequence) is a popular pseudo-random sequence for DSSS. *m* sequence is generated by a linear *a*-stage shift register (*a* is an integer,  $a \ge 2$ ). For a 4-stage shift register, it can generate two independent sets of msequences, and the generation scheme is shown in Fig. 2. The initial state of  $x_1$  to  $x_4$  can be any combination of 1 and 0, except all 0. The generated sequence repeats itself every 15 elements, and these elements are called 'chips'. For a 4-stage shift register, two independent m sequences are 111101011001000 and 100110101111000, or their round-shifts, such as 111010110010001 and 001101011110001. In communication, the waveform of m sequence is usually bipolar (taking values of +1 or -1), as shown in Fig. 3. For higher stage shift registers, more independent sets of longer m sequence can be generated [20].



The feedback point (1) can be moved to (2) to generate another independent set of m sequence

Fig.2 Generation scheme of 4-stage m sequences



Fig.3 Waveform of a 4-stage m sequence

Fig.4 demonstrates some typical waveforms of the DSSS data spreading in the transmitter. Fig. 4(a) is the sent data  $d_t$ , which is represented with a bipolar waveform. A 3-stage *m* sequence (the sequence length is 7)  $m_t$  is used for the data spreading, which is shown in Fig. 4(b). The signal after spreading  $Tx_t$  can be calculated as:

$$Tx_t = d_t \times m_t.$$
 (1)  
The waveform of  $Tx_t$  is shown in Fig. 4(c)



Fig.4 Waveforms of the DSSS data spreading in the transmitter

Equation (2) is the power density function G(f) of the *m* sequence and its graph is shown in Fig. 5, where  $T_c$  is the duration time of a chip [20]. The effect of multiplication of the

sent data with an *m* sequence is to spread the data to a broad bandwidth of  $2/T_c$ .



Fig.5 Power density function G(f) of m sequence

#### *B. Data Despreading*

To despread the received broadband signal, the receiver needs to know the m sequence used in the transmitter. One despreading methods is to multiply the received broadband signal with the m sequence. This method is based on the highly autocorrelation property of m sequence, and does not need to synchronise the receiver's m sequence with the transmitter's.

The autocorrelation function of *m* sequence  $R_n$ , is defined as Equation (3), where  $x_n$  (n=1, 2, ..., i) is the *n*-th chip in the *m* sequence and *K* is the length of the *m* sequence.

$$R(b) = \frac{1}{\kappa} \sum_{n=1}^{K} x_n x_{n+b} = \begin{cases} 1, \ b = 0, K, 2K, \dots \dots \\ -\frac{1}{\kappa}, \ b \neq 0, K, 2K, \dots \dots \end{cases}$$
(3)

Equation (3) indicates the m sequence has a highly autocorrelation property. The correlation calculation result is shown in Fig. 6. For data '1', the received signal is the same as the m sequence, so it will show a high positive autocorrelation peak during despreading, as shown in Fig. 6(a). For data '0', the received signal is opposite to the m sequence chip by chip (it is a -m sequence), and therefore, it will show a high negative correlation peak during the despreading, as shown in Fig. 6(b).



Fig.6 Graph of correlation calculation in the receiver (a) Autocorrelation calculation of m sequence (b) Crosscorrelation calculation of m and -m sequence

### III. DSSS BASED PWM STRATEGY AND DATA DEMODULATION

# A. Data and Power Modulation

The data and power modulation block diagram for the proposed DSSS based PWM strategy is shown in Fig. 7. The proposed method can be applied to different synchronous rectification dc-dc converter topologies. The analysis in this section is based on the Buck converter as shown in Fig. 8.



Fig.7 Block diagram of data and power modulation for the proposed DSSS based PWM strategy



Fig.8 Block diagram of Buck converter to be analysed

Key waveforms of the proposed DSSS based PWM strategy are shown in Fig. 9.



Fig. 9 Key waveforms of the DSSS based PWM strategy

Fig. 9(a) shows the spread spectrum signal  $Tx_t$  obtained from the data spreading (as discussed in section II). Fig. 9(b) shows a triangle carrier for constant frequency PWM. PSK is employed to modulate the data. The phase of the PWM carrier will be shifted 180° if  $Tx_t=0$ , as shown in Fig. 9(c). The PWM reference signal for power modulation is also shown in Fig. 9(c). The PWM signal generated by the reference signal and carrier signal after data modulation is shown in Fig. 9(d).

Using the generated PWM signal as the gate signal of the Buck converter shown in Fig.8, the resultant inductor current waveform is shown in Fig. 9(e). From Fig. 9(e), the average inductor current does not vary with the PWM carrier phase change. Therefore, the average output voltage does not change, which means data modulation does not affect power modulation.

Considering the equivalent series resistance (ESR) of the output capacitor, the output voltage ripple consists of two parts, the ripple caused by the capacitor C and the ripple caused by the ESR. The peak-to-peak voltage ripple cause by C can be

approximately calculated as  $\frac{I_{p-p}}{8Cf_{switch}}$ , where  $I_{p-p}$  is the peakto-peak inductor current ripple, and  $f_{switch}$  is the switching frequency. The peak-to-peak voltage ripple caused by ESR can be calculated as  $I_{p-p}R_{est out}$ , where  $R_{est out}$  is the ESR of the output capacitor. In this research, an electrolytic capacitor is used as the output capacitor (100  $\mu$ F, ESR 0.13 $\Omega$  at 100 kHz). At this condition, the ripple caused by C is about 10% of the ripple caused by ESR, therefore, the Buck converter output voltage ripple  $V_{ripple out}$  can be approximately calculated as:  $V_{m}$ 

$$ripple_{out} \approx I_{ripple_{out}} R_{esr_{out}}$$
 (4)

where  $I_{ripple_out}$  is the Buck converter output current ripple, *i.e.* the inductor current ripple. Thus the output voltage ripple has the same phase as the inductor current ripple, as shown in Fig. 9(f).

Similarly, the input voltage ripple can be approximately calculated as:

$$V_{ripple_in} \approx I_{ripple_in} R_{esr_in} \tag{5}$$

where *I<sub>ripple\_in</sub>* is the Buck converter input current ripple, and  $R_{esr\ in}$  is the ESR of the converter input terminals. It should be noted that the above approximations are less accurate when using low ESR capacitors or working at lower switching frequency.

Fig. 9(g) shows the Buck converter input current, which is discontinues. The input voltage ripple is shown in Fig. 9(h).

Fig. 9(f) and (h) show that by shifting the PWM carrier phase angle of 180°, the output/input voltage ripple phase will be shifted 180°. This means that the spread spectrum signal  $Tx_t$  is modulated to the gate signal Fig. 9(d) and then reflected in to the input/output voltage ripple. Therefore, the Buck converter input and output voltage ripple contain the information of the spread spectrum signal  $Tx_t$ .

With triangle PWM carrier, the Buck converter's gate voltage phase angle does not change with the PWM duty-cycle, as shown in Fig.10 (a) and (b), which implies that the input/output voltage ripple phase angle is also constant. The PWM duty-cycle is determined by the power modulation. Therefore, the power modulation does not affect the data modulation.

A sawtooth carrier is not suitable for the proposed DSSS based PWM strategy. For a Buck converter with a sawtooth PWM carrier, its input/output voltage ripple phase angle is affected by the PWM duty-cycle, as shown in Fig. 10(c) and (d), which indicates that the power modulation will affect the data modulation.



Fig.10 Influence of duty-cycle to the voltage ripple phase with different PWM carriers (a) Small duty-cycle with triangle PWM carrier (b) Large duty-cycle with triangle PWM carrier (c) Small duty-cycle with sawtooth PWM carrier (d) Large duty-cycle with sawtooth PWM carrier

Based on this analysis, for an SMPS with the proposed modulation strategy, data modulation and power modulation are decoupled, the input and output voltage ripple contain information, so that the SMPS can send out data without any additional hardware.

Fig. 11(a) shows the system with n Buck converters sharing a common output DC power line. In steady state, the input capacitor and switch are equivalent to a pulse voltage source  $v_n$ from the point of view of communication. Ignoring the DC component, the pulse voltage source and the inductor can be replaced by a triangle current source. Since  $V_{ripple_in} \approx$  $I_{ripple_in}R_{esr_in}$ , the diagram can be simplified as Fig.11(b). Ignoring the resistor in the transmission line for short distance communication applications, the voltage ripple on the power line can be calculated as:

$$\tilde{v}_{bus} = \frac{\sum_{k=1}^{n} \tilde{\iota}_k}{\sum_{k=1}^{n} \frac{1}{R_k \ esr}} \tag{6}$$

where  $\tilde{\iota}_k$  is the current from the equivalent triangle current source.

When several Buck converters are connected to the bus, the waveform on the bus is the linear synthesis of the ripples produced by converters.



Fig.11 Signal propagation model (a) Signal propagation model (b) Simplified AC equivalent circuit

The working principle of harmonic reduction of the proposed PWM modulation is similar to some of existing random PWM strategies [14-16]. Fig. 12(a) shows the harmonic spectrum diagram of a conventional constant frequency PWM signal, where the dominate harmonics locates at the fixed frequencies of fswitch, 3fswitch, 5fswitch, and so on. Fig. 12(b) is the power density function of m sequence. Ignoring the effect of the side lobes, the spectrum diagram of the spread spectrum PWM is approximately a series of main lobes with central frequencies fswitch, 3fswitch, 5fswitch..., shown in Fig. 12(c). Compared with Fig. 12(a), the dominate harmonic is spread and distributed to adjacent frequencies and the magnitude of the harmonics are significantly reduced. Therefore, the SMPS with the DSSS based PWM strategy has reduced harmonics.



Fig.12 Harmonic spectrum diagram (a) Constant frequency PWM signal (b) m sequence (c) Spread spectrum PWM signal

The inductor and the output capacitor of the Buck converter form an LC low-pass filter for the output voltage, and its amplitude Bode plot is shown as the solid line in Fig. 13. If the output voltage ripple of the Buck converter acts as the communication signal, the output LC low-pass filter will attenuate the band higher than  $f_1$  in the broadband spectrum. To correct this distortion, a digital compensator is needed before despreading. The bode plot of the digital compensator is shown as the dotted line in Fig. 13, the compensator slope between  $f_1$  and  $f_2$  is opposite to the LC filter, so that the attenuation can be compensated.



Fig.13 Bode plot of the LC filter and the digital compensation

#### B. Data Demodulation and Despreading

For the receiver, to demodulate the data from the SMPS's input or output voltage ripple, a voltage ripple conditioning circuit [21] is needed to extract the first harmonic of the voltage ripple with a correct amplitude.

The amplified voltage ripple is sampled with a high frequency analogue to digital converter (ADC) within the DSP. Based on the Nyquist–Shannon sampling theorem, the ADC sampling rate  $f_{sampling}$  should be selected as N times of the PWM carrier frequency (N is an integer larger than 2).

To detect the phase angle of the voltage ripple at the PWM carrier frequency, DFT is adopted, as shown in (7),

$$X(k) = \sum_{n=0}^{N-1} x(n) e^{-jk\Omega_0 n} \quad k = 0, \ 1, \ \dots, \ N-1$$
(7)

where  $\Omega_0$  is the sampling frequency and k refers to the order of harmonics calculated. In this constant frequency PWM condition, only the phase of the first harmonic of the voltage ripple needs to be analysed, thus k=1. Based on the obtained phase angle, transmission signals can be demodulated into broadband digital signals  $Rx_t$ , shown in Fig. 14, for despreading.

With a triangle PWM carrier, the input or output voltage ripple have only sine or cosine components, which means (4) and (5) can be simplified to (8) or (9).

$$X(1) = \sum_{\substack{n=0\\N-1}}^{N-1} x(n) \cos(\Omega_0 n)$$
(8)  
$$X(1) = \sum_{n=0}^{N-1} x(n) \sin(\Omega_0 n)$$
(9)

During the demodulation process, in each chip, a sinusoidal wave with frequency  $f_{switch}$  and the same phase as the ripple (without data modulation) is multiplied by the sampling wave x(n), which is essentially a simplified DFT calculation, and then the phase angle can be obtained.



Fig.14 Process of demodulation and despreading

To improve computing efficiency, the demodulation and despreading algorithms can be combined. Thus, a sinusoidal wave of frequency  $f_{switch}$  is first multiplied by the *m* sequence, and then the product is multiplied by the sampling wave x(n). The calculation result of the combined 'demodulation & despreading' is shown in Fig. 15, which is similar to Fig.6.



Fig.15 Calculation result of combined 'demodulation & despreading'

#### C. Multiple access communication

For a peer-to-peer system with two or more SMPSs, it is necessary to use a DSSS based PWM strategy for all SMPSs to maintain low system harmonics. CDMA is a communication technology of multiplexing users by distinct PN codes [27]. This paper proposes to apply the CDMA concept in the proposed DSSS based PWM strategy for multiple access communication. As shown in Fig. 16, a distributed system includes several SMPSs as data transceivers (can both transmit and receive data) and some listeners as data receivers (can only receive data). To avoid signal conflict, each SMPS should employ a unique m sequence, for example, m sequence #1 for SMPS #1, and m sequence #2 for SMPS #2, and so on. The transceiver or receiver can use different *m* sequences to receive the data sent by different SMPSs. Other SMPSs produce noise and cause multiple access interference (MAI), which is a factor to limit the number of SMPSs allowed in the system and the reliability of the communication.



Fig.16 Block diagram of using CDMA concept for a system with multiple SMPSs

# IV. EXPERIMENTAL VERIFICATION

Two experiments have been designed to evaluate the proposed DSSS based PWM strategy for both harmonic reduction and communication.

# A. Experiment I:

In this experiment, the testing setup includes a Buck converter and a receiver, as shown in Fig. 17, and the experiment parameters are listed in TABLE I.  $C_{in}$  and  $C_{out}$  are voltage ripple filtering capacitors, mainly used to improve the input and output power quality. Via a multiplexer, the receiver can be connected to the input or the output power line. The receiver is composed of a DSP and a signal conditioning circuit. The signal conditioning circuit filters the DC and high order harmonics and amplifies the first harmonic of the sampled ripple by an active second-order low-pass filter [31]. Both input and output voltage ripples of the Buck converter can be used as a communication carrier. The DSP used for both Buck converter and the receiver is TI's Piccolo Microcontroller TMS320F28035. This is a low cost device with a control law accelerator (CLA) [32], which is an independent and fully

programmable 32-bit floating-point math accelerator that runs in parallel with the main CPU. According to the switching frequency (100*k*Hz), the passband of the signal conditioning circuit and the computing ability of the DSP, the ripple sampling frequency is selected as 400*k*Hz. The combined 'demodulation and despreading' algorithm is implemented in the CLA, and the calculation time is less than  $2\mu$ s.



Fig.17 Block diagram of the prototype in experiment I

| TABLE I. Parameters of the prototype in experiment I       |                               |
|------------------------------------------------------------|-------------------------------|
| Parameters of the Buck converter                           | Value                         |
| V <sub>in</sub> (Input voltage)                            | 12V                           |
| V <sub>out</sub> (Output voltage)                          | 5V                            |
| L (Buck inductor)                                          | 300µH                         |
| $C_{\rm in}$ (Input capacitor)                             | 470µF                         |
| <i>R</i> <sub>esr_in</sub> (Input capacitor ERS in 100kHz) | 0.03Ω                         |
| $C_{\rm out}$ (Output capacitor)                           | 100 µF                        |
| Resr_in (Output capacitor ESR in 100kHz)                   | 0.13Ω                         |
| <i>P</i> <sub>max</sub> (Maximum power)                    | 5W                            |
| Parameters of DSSS modulation                              | Value                         |
| <i>m</i> sequence                                          | 1,1,1,1,0,1,0,1,1,0,0,1,0,0,0 |
| $f_{\text{switch}}$ (Switching frequency)                  | 100 <i>k</i> Hz               |
| <i>Ts</i> (Duration time of a chip)                        | 10µs                          |
| $f_{\text{sampling}}$ (Voltage ripple sampling frequency)  | 400 <i>k</i> Hz               |
| Data rate                                                  | 6.67 <i>k</i> bps             |

Experimental results are shown in Fig. 18 to Fig. 22. Fig. 18 shows the Buck converter input voltage ripple with conventional fixed frequency PWM. Fig. 18(a) shows the input voltage ripple in time domain and Fig. 18(b) shows its spectrum, which is computed from the sampled experimental voltage ripple data points. The dominate harmonics locate at the frequencies of 100 *k*Hz, 300 *k*Hz, 500 *k*Hz, etc.



Fig.18 Input voltage switching ripples with constant PWM (a) Input voltage ripple (b) Spectrum of input voltage ripple

Fig. 19 shows the Buck converter experimental results with the proposed DSSS based PWM strategy. The *m* sequence used for spectrum spreading is 1,1,1,1,0,1,0,1,1,0,0,1,0,0,0. The duration time of a chip is the same as the PWM period, which is  $10\mu$ s. With DSSS modulation introduced, the dominate harmonic is spread, for example, the dominate harmonic of 100 *k*Hz is spread and distributed to adjacent frequencies between 0-200 *k*Hz, and the magnitude of the harmonic is reduced, as well as the high order harmonics, which confirms the theoretical analysis in section III. The experimental result shows that the amplitude of the voltage ripple remains the same in time domain but decreases about 12dBmV in frequency domain, which implies the significant harmonic reduction for the Buck converter.



Fig.19 Input voltage switching ripples with DSSS modulation (a) Input voltage ripple (b) Spectrum of input voltage ripple

The input and output voltage ripples contain the data sent by the Buck converter, and the sent data sequence is shown as the top waveform in Fig. 20(a). In this case, the receiver is connected to the Buck converter input terminals, and the received data after demodulation and despreading is the bottom waveform in Fig. 20(a). The duration time of one data bit is  $150\mu$ s, thus the data rate is 6.67 kbps, while the voltage ripple sampling rate is 400 kHz. In the receiver, a correlation peak will appear after receiving a complete data bit, which takes  $150 \,\mu s$ . The combined 'demodulation & despreading' algorithm and data determination also takes time. As shown in Fig. 20(a), the total communication delay is about 162  $\mu$ s. Fig. 20(b) shows the combined 'demodulation & despreading' calculation result within the DSP. For the receiver, when data '1' arrives there appears a positive peak and when data '0' arrives a negative peak appears, as predicted by the theoretical analysis. Two thresholds are set for determining the received data.

Fig. 21(a) shows the Buck converter output voltage with DSSS modulation. Fig. 21(b) shows its spectrum and it indicates that the spectrum is distorted severely, which causes difficulties in data despreading. As analysed in section III, this is mainly caused by the LC low-pass filter on the output port. To correct the spectrum distortion, digital compensation is performed before the 'demodulation & despreading' algorithm, as mentioned before. The spectrum after the correction is shown in Fig. 21(c), which is similar to the spectrum shown in Fig. 19(b), and is suitable for demodulation and despreading.



Fig.20 Communication process in experiment I (a) Waveforms of sent data and received data (b) 'Demodulation & despreading' calculation result within DSP



Fig.21 Output voltage ripples with DSSS modulation (a) Output voltage ripple (b) Spectrum of output voltage ripple (c) Spectrum of output voltage ripple after compensation

For practical applications, the distance between the SMPS and the receiver cannot be ignored. So the communication performance is evaluated when the distance between the Buck converter and the receiver is increased to 5m, and connected by a twisted pairs. Fig. 22 shows the experimental results of the

sent data and received data waveforms. It shows a reliable communication is established between the Buck converter and the receiver with 5m.



#### B. Experiment II

In this experiment, the test includes two Boost converters, which act as transceivers. The experimental system setup diagram and photo are shown in Fig. 23. The Boost converter power control, DSSS based PWM and data 'demodulation & despreading' algorithms are implemented in a TMS320F28035 micro-processor. Two Boost converters are connected via a common input DC power line and the system parameters are listed in TABLE II. Communication parameters remain the same as for experiment I.



Fig.23 Prototype in experiment II (a) Block diagram of the experiment system setup (b) Photo of the experiment system setup

TABLE II. Parameters of the prototype in experiment II

| Parameters of the Boost converter                           | Value                         |
|-------------------------------------------------------------|-------------------------------|
| V <sub>in</sub> (Input voltage)                             | 12V                           |
| V <sub>out</sub> (Output voltage)                           | 24V                           |
| L (Boost inductor)                                          | 300µH                         |
| $C_{\rm in}$ (Input capacitor)                              | 470µF                         |
| <i>R</i> <sub>esr_in</sub> (Input capacitor ERS in 100kHz)  | 0.03Ω                         |
| $C_{\rm out}$ (Output capacitor)                            | $100 \mu\text{F}$             |
| <i>R</i> <sub>esr_in</sub> (Output capacitor ESR in 100kHz) | 0.13Ω                         |
| P <sub>max</sub> (Maximum power)                            | 5W                            |
| Parameters of DSSS modulation                               | Value                         |
| <i>m</i> sequence #1                                        | 1,1,1,1,0,1,0,1,1,0,0,1,0,0,0 |
| <i>m</i> sequence #2                                        | 1,0,0,1,1,0,1,0,1,1,1,1,0,0,0 |
| <i>f</i> <sub>switch</sub> (Switching frequency)            | 100 <i>k</i> Hz               |
| Ts (Duration time of a chip)                                | 10µs                          |
| $f_{\text{sampling}}$ (Voltage ripple sampling frequency)   | 400 <i>k</i> Hz               |
| Data rate                                                   | 6.67 <i>k</i> bps             |

The CDMA concept is employed in this system with multiple SMPSs. Both Boost converters are working at DSSS based PWM mode to reduce harmonics, but with different independent *m* sequences (*m* sequence #1 for Boost #1, and *m* sequence #2 for Boost #2). Boost #1 (#2) uses *m* sequence #2 (#1) to despread the data sent by Boost #2 (#1).

The experimental result is shown in Fig. 24. Fig. 24(a) shows the DSSS based PWM and the input and output voltage waveforms of the Boost converter. It can be seen that the input voltage is 12V, and the output voltage is 24V, which shows the proper power conversion as designed for PWM duty of 0.5. In Fig. 24(b), data #1 is sent by Boost #1 and received by Boost #2, and data #2 is sent by Boost #2 and received by Boost #1. It verifies that with CDMA concept introduced, full-duplex multiple access communication is achieved.



Fig.24 Experimental waveforms experiment II (a) DSSS PWM and input output voltages (b) Sent data and received data % f(x)=0

As discussed in Section III C, for a system with multiple SMPS, MAI is unavoidable, which limits communication reliability. Therefore, PN codes with better crosscorrelation characteristics [19], such as 31-chip or longer golden sequences, are needed. To process longer PN codes, more calculation is needed in the receiver. Due to the computational limitation of the low cost DSP (TMS320F28035) used, only two SMPSs with DSSS based PWM can be connected into the system.

# V. CONCLUSIONS

A novel DSSS based PWM strategy has been presented for both harmonic reduction and communication purposes. The proposed PWM strategy integrates three communication techniques into the SMPS designs. With the introduction of DSSS, the dominated harmonics of SMPS voltage ripples are spread and distributed to adjacent frequencies. Thus the amplitude in spectrum is decreased significantly and the switching harmonics of SMPS are reduced. PSK data modulation is combined with PWM power modulation so that input and output voltage ripples of SMPS contain data. CDMA concept is employed for a system with multiple SMPSs. The proposed DSSS based PWM strategy has been implemented with a low cost DSP and evaluated experimentally. The experimental results show that the proposed PWM strategy is able to effectively reduce the SMPS's switching harmonics, and communications among SMPSs or between SMPSs and receivers are achieved through the common input or output DC power line. The proposed PWM strategy provides a low cost communication solution for smart grid and IoT applications. The proposed scheme uses the voltage ripple as the data carrier, whose frequency equals to the switching frequency. As a result, the data rate is limited by the switching frequency. Therefore, it only can provide a non-critical low bandwidth communication link for the applications. Also, based on equation (4) and (5), the voltage ripple is proportional to the ESR of the DC bus capacitance. The efficiency of a system with high DC bus ESR is low. Therefore, the proposed scheme is more suitable for low power rating applications.

The research work presented in this paper established the novel concept of the DSSS based PWM strategy. Future research will focus on the following two points: firstly, increase the possible number of SMPSs connected onto the system, where possible solutions are better microprocessors, longer PN codes and new communication strategy, etc.; and secondly, to apply and evaluate the proposed method in DC microgrids applications with higher power rating.

#### REFERENCE

- S. Bush, "Smart grid: communication-enabled intelligence for the electric power grid," Wiley-IEEE press, Mar. 2014.
- [2] P. K. Steimer, "Enabled by high power electronics energy efficiency, renewables and smart grids," *Power Electron. Conference (IPEC)*, 2010 *International*, pp. 11-15, June 2010.
- [3] H. Yue, L. Guo, R. Li, H. Asaeda, and Y. Fang, "DataClouds: enabling community-based data-centric services over the Internet of Things," *IEEE Trans. Internet of Things*, vol. 1, no. 5, pp. 472-482, Oct. 2014.
- [4] S. L. Keoh, S. S. Kumar, and H. Tschofenig, "Securing the Internet of Things: a standardization perspective," *IEEE Trans. Internet of Things*, vol. 1, no. 3, pp. 265-275, June 2014.
- [5] A. Zanella, N. Bui, A. Castellani, L. Vangelista, and M. Zorzi, "Internet of Things for smart cities," *IEEE Trans. Internet of Things*, vol. 1, no. 1, pp. 22-32, Feb. 2014.
- [6] J. Wu, J. Du, Z. Lin, Y. Hu, C. Zhao, and X. He, "Power conversion and signal transmission integration method based on dual modulation of DC-DC converters," *IEEE Trans. Industrial Electron.*, vol. 62, no. 2, pp. 1291-1300, Feb. 2015.
- [7] A. Cataliotti, V. Cosentino, D. Di Cara, and G. Tine, "Simulation and laboratory experimental tests of a line to shield medium-voltage powerline communication system," *IEEE Trans. Power Delivery*, vol. 26, no. 4, pp. 2829-2836, Sept. 2011.
- [8] N. Uribe-Perez, L. Hernandez, R. Gomez, S. Soria, D. de la Vega, I. Angulo, T. Arzuaga, L. Gutierrez, "Smart management of a distributed generation microgrid through PLC PRIME technology," *Smart Electric Distribution Systems and Technologies (EDST), 2015 International Symposium on*, pp. 374-379, Sept. 2015.
- [9] D. Guezgouz, D.E. Chariag, Y. Raingeaud, and J.-C. Le Bunetel, "Modeling of electromagnetic interference and PLC transmission for loads shedding in a microgrid," *IEEE Trans. Power Electron.*, vol. 26, no. 3, pp. 747-754, Dec. 2010.
- [10] H. Hsieh, and C. Lai, "Internet of Things architecture based on integrated PLC and 3G communication networks," *Parallel and Distributed Systems* (ICPADS), 2011 IEEE 17th International Conference on, pp. 853-856, Dec. 2011.
- [11] Z. Lin, J. Du, J. Wu, and X. He, "Novel communication method between power converters for DC micro-grid applications," *IEEE first International Conference on DC Microgrids Proceedings*. pp. 92-96, June 2015.
- [12] R. Wang, J. Du, S. Hu, J. Wu, and X. He, "An embedded power line communication technique for DC-DC distributed power system based on the switching ripple," *Electron. and Application Conference and Exposition (PEAC), 2014 IEEE 1st International Conf. on*, pp. 811-815, Nov. 2014.
- [13] W. Stefanutti, S. Saggini, P. Mattavelli, and M. Ghioni, "Power line communication in digitally controlled DC-DC converters using switching frequency modulation," *IEEE Trans. Industrial Electron.*, vol. 55, no. 4, pp. 1509-1518, Apr. 2008.
- [14] Y. Shrivastava, S.Y.R. Hui, S. Sathiakumar, and H. Chung, "Effects of continuous noise in randomised switching DC-DC converters," *IEEE Trans. Electron. Letters*, vol. 33, no. 11, pp. 919-921, May 1997.
- [15] A.M. Stankovic, G.C. Verghese, and D.J. Perreault, "Analysis and synthesis of randomized modulation schemes for power converters," *IEEE*

Trans. Power Electron., vol. 10, no. 6, pp. 680-693, Nov. 1995.

- [16] Y. Lim, S. Wi, J. Kim, and Y. Jung, "A pseudorandom carrier modulation scheme," IEEE Trans. Power Electron., vol. 25, no. 4, pp. 797-805, Apr. 2010
- [17] K. Mainali, and R. Oruganti, "Conducted EMI mitigation techniques for switch-mode power converters: a survey," IEEE Trans. Power Electron., vol. 25, no. 9, pp. 2344-2356, Sept. 2010.
- [18] O. Trescases, G. Wei, A. Prodic, and J.C.W. Ng, "An EMI reduction technique for digitally controlled SMPS," IEEE Trans. Power Electron., vol. 22, no. 4, pp. 1560-1565, July 2007.
- [19] T. Tanaka, T. Ninomiya and K. Harada, "Random-switching control in DC-to-DC converters", Power Electron. Specialists Conf. (PESC), 20th Annu. IEEE conference on, vol. 1, pp. 500-507, Jun. 1989
- [20] A. Wang and S. R. Sanders, "Random and programmed pulse-width modulation techniques for DC-DC converters", Systems Engineering, *IEEE international conference on*, pp. 589-592, Aug. 1990 [21] A. M. Stankovic and H. Lev-Hari, "Randomized modulation in power
- electronic converters", Proc. IEEE, vol. 90, no. 5, pp. 782-799, May, 2002
- [22] F. Pareschi, R. Rovatti and G. Setti, "EMI reduction via spread spectrum in DC/DC converters: state of the art, optimization, and tradeoffs," IEEE Access, vol. 3, pp. 2857-2874, 2015.
- [23] F. Mihali and D. Kos, "Reduced Conductive EMI in Switched-mode DC-DC Power Converters without EMI Filters: PWM vs. Randomized PWM" IEEE Trans. Power Electronics, vol. 21, no. 6, pp. 1783-1794, Nov. 2006
- [24] S. Johnson and R. Zane, "Custom spectral shaping for EMI reduction in high-frequency inverters and ballasts," IEEE Trans. Power Electron., vol. 20, no. 6, pp. 1499-1505, Nov. 2005.
- [25] F. Pareschi, G. Setti, R. Rovatti, and G. Frattini, "Practical optimization of EMI reduction in spread spectrum clock generators with application to switching DC/DC converters," IEEE Trans. Power Electron., vol. 29, no. 9, pp. 4646-4657, Sep. 2014.
- [26] S. Kapat, "Reconfigurable periodic bi-frequency DPWM with custom harmonic reduction in DC-DC converters," IEEE Trans. Power Electron., vol. 31, No. 4, pp. 3380 - 3388, Apr. 2016.
- [27] L. Hanzo, L. Yang, E. Kuan, and K. Yen, "Single- and multi-carrier CDMA: multi-user detection, space-time spreading, synchronization and standards," New York: Wiley, 2003.
- [28] R. Ziemer, "Fundamentals of spread spectrum modulation," morgan & claypool, 2007.
- [29] N. Bertoni, S. Bocchi, M. Mangia, F. Pareschi, R. Rovatti and G. Setti, "Ripple-based power-line communication in switching DC-DC converters exploiting switching frequency modulation," Circuits and Systems (ISCAS), 2015 IEEE International Symposium on, Lisbon, 2015, pp. 209-212.
- [30] C. Li, J. Wu and X. He, "Realization of a general LED lighting system based on a novel power line communication technology," Applied Power Electronics Conference and Exposition (APEC), 2010 Twenty-Fifth Annual IEEE, Palm Springs, CA, 2010, pp. 2300-2304.
- [31] S. Chae, Y. Song, S. Park, and H. Jeong, "Digital current sharing method for parallel interleaved DC-DC converters using input ripple voltage," IEEE Trans. Industrial Informatics, vol. 8, no. 3, pp. 536-544, Aug. 2012.
- [32]Texas Instruments, "Picclol Microcontrollers," SPRS584J, 2013, [Online]. Available: http://www.ti.com/lit/ds/sprs584j/sprs584j.pdf



Ruichi Wang (S'14) received the B.S. degree in electrical engineering from Zhejiang University, Hangzhou, China, in 2013. Currently, she is working toward the Ph.D. degree in the College of Electrical Engineering, Zhejiang University, Hangzhou, China. She visited Aston University, Birmingham, UK, from September, 2015 to March, 2016. Her current research interests include communication technique applied in power electronics and EMI mitigation for SMPS.



Zhengyu Lin (S'03-M'05-SM'10) received the B.Sc. and M.Sc. degrees from the College of Electrical Engineering, Zhejiang University, Hangzhou, China, in 1998 and 2001, respectively, and the Ph.D. degree from Heriot-Watt University, Edinburgh, U.K., in 2005. He is currently a Lecturer in Electrical, Electronic and Power Engineering with Aston University, Birmingham, U.K. He was a Research Associate with the University of Sheffield

from 2004 to 2006, an R&D Engineer with Emerson Industrial Automation, Control Techniques PLC from 2006 to 2011, a Senior Research Scientist with Sharp Laboratories of Europe Ltd. from 2011 to 2012, and a Lecturer with Coventry University from 2013 to 2014. His research interests include power

electronics and its applications in renewable energy, energy storage, motor drives and power systems.



Jin Du (S'11) received the B.S. degree in electrical engineering from Zhejiang University, Hangzhou, China, in 2011. Currently, he is working toward the Ph.D. degree in the College of Electrical Engineering, Zhejiang University, China. His current research interests include power optimization of renewable generation and communication technique applied in power electronics.

Jiande Wu (M'11) was born in Zhejiang, China, in

1973. He received the B.Sc., M.SC and Ph.D. degree from the College of Electrical Engineering, Zhejiang



University, Hangzhou, China, in 1994, 1997 and 2012, respectively. Since 1997, he has been a faculty member at Zhejiang University, where he is currently an associate professor. From 2013 to 2014, he was an academic visitor at the University of Strathclyde, Glasgow, U.K. His research interests include power electronics control, distributed power electronics system and fieldbus communication.



Xiangning He (M'95--SM'96--F'10) received the B.Sc. and M.Sc. degree from Nanjing University of Aeronautical and Astronautical, Nanjing, China, in 1982 and 1985, respectively, and Ph.D. degree from Zhejiang University, Hangzhou, China, in 1989.

From 1985 to 1986, he was an Assistant Engineer at the 608 Institute of Aeronautical Industrial General Company, Zhuzhou, China. From 1989 to 1991, he was a Lecturer at Zhejiang University. In 1991, he obtained a Fellowship from the Royal Society of U.K.,

and conducted research in the Department of Computing and Electrical Engineering, Heriot-Watt University, Edinburgh, U.K., as a Post-Doctoral Research Fellow for two years. In 1994, he joined Zhejiang University as an Associate Professor. Since 1996, he has been a Full Professor in the College of Electrical Engineering, Zhejiang University. He was the Director of the Power Electronics Research Institute and the Head of the Department of Applied Electronics, and he is currently the Vice Dean of the College of Electrical Engineering, Zhejiang University. His research interests are power electronics and their industrial applications. He is the author or co-author of more than 280 papers and one book "Theory and Applications of Multi-level Converters". He holds 22 patents.

Dr. He received the 1989 Excellent Ph.D. Graduate Award, the 1995 Elite Prize Excellence Award, the 1996 Outstanding Young Staff Member Award and 2006 Excellent Staff Award from Zhejiang University for his teaching and research contributions. He received seven Scientific and Technological Achievements Awards from Zhejiang Provincial Government and the State Educational Ministry of China in 1998, 2002, 2009 and 2011 respectively, and six Excellent Paper Awards.

Dr. He is a Fellow of The Institute of Electrical and Electronics Engineers (IEEE) and has been appointed as IEEE Distinguished Lecturer by the IEEE Power Electronics Society in 2011. He is also a Fellow of the Institution of Engineering and Technology (formerly IEE), U.K.