

# Role of Charge Traps in the Performance of Atomically Thin Transistors

Iddo Amit, Tobias J. Octon, Nicola J. Townsend, Francesco Reale, C. David Wright, Cecilia Mattevi, Monica F. Craciun, and Saverio Russo\*

Transient currents in atomically thin  $MoTe_2$  field-effect transistors (FETs) are measured during cycles of pulses through the gate electrode. The curves of the transient currents are analyzed in light of a newly proposed model for charge-trapping dynamics that renders a time-dependent change in the threshold voltage as the dominant effect on the channel hysteretic behavior over emission currents from the charge traps. The proposed model is expected to be instrumental in understanding the fundamental physics that governs the performance of atomically thin FETs and is applicable to the entire class of atomically thin-based devices. Hence, the model is vital to the intelligent design of fast and highly efficient optoelectronic devices.

The emerging family of atomically thin materials is fueling the development of conceptually new technologies<sup>[1]</sup> in highly efficient optoelectronics<sup>[2,3]</sup> and photonic applications,<sup>[4]</sup> to name a few. The large variety of bandgap values found in layered transition-metal dichalcogenides (TMDCs)<sup>[5,6]</sup> make these materials especially suited for transistor applications. TMDCs are compounds with the general formula MX<sub>2</sub>, where M is a transition metal, e.g., Mo and W, and X is an element of the chalcogen group, S, Se, and Te. They appear in a layered structure where the metal forms a hexagonal plane and the chalcogenides are positioned over and under this plane in either a trigonal prismatic (2H), as shown in **Figure 1**a, or octahedral (1T) stacking configuration.<sup>[7]</sup> In the semiconducting 2H systems, the compounds show a transition from indirect bandgap in bulk materials to direct bandgap in single layers.<sup>[8]</sup>

Dr. I. Amit, N. J. Townsend, Prof. S. Russo Centre for Graphene Science Department of Physics University of Exeter Stocker Road, Exeter EX4 4QL, UK E-mail: s.russo@exeter.ac.uk T. J. Octon, Prof. C. D. Wright, Prof. M. F. Craciun Centre for Graphene Science Department of Engineering University of Exeter Stocker Road, Exeter EX4 4QF, UK F. Reale, Dr. C. Mattevi Department of Materials Imperial College London



This is an open access article under the terms of the Creative Commons Attribution License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.

#### DOI: 10.1002/adma.201605598

London SW7 2AZ, UK

Single- and few-layered TMDCs have been implemented in a wide range of applications, ranging from thin film transistors,<sup>[9]</sup> digital electronics and optoelectronics,<sup>[2,10,11]</sup> flexible electronics,<sup>[12]</sup> and up to energy conversion and storage devices.<sup>[13]</sup> However, the defect states in TMDCs have an ambivalent nature and can have a major positive or negative impact on the performance of atomically thin devices. The presence of defects in photodetectors can be beneficial since it has been shown to immobilize charges at the channel which improves the gain in photodetectors<sup>[14]</sup> and produces nonvolatile

memory mechanisms.<sup>[15]</sup> On the other hand, large hysteresis caused, for example, by charge traps<sup>[2]</sup> and significant Schottky barriers<sup>[16]</sup> at the metal–semiconductor interface are still a major design challenge for the realization of novel device architectures. They have been shown to cause degradation in the performance of transistors<sup>[17]</sup> and generate high levels of flicker noise.<sup>[18,19]</sup> To overcome these challenges, hysteresis is usually avoided by encapsulation<sup>[20,21]</sup> or operation under high vacuum.<sup>[22,23]</sup>

Most of the current research into surface states of TMDCs has focused on the chemical origins of charge trapping. A full understanding of their effect on the electrical properties is still lacking, hindering the optimization of functional components. While hysteresis has been shown to correlate with traps generated at the channel–dielectric interface and the channel–ambient interface,<sup>[24,25]</sup> little attention has been given to the mechanisms by which immobile charges affect the conduction characteristics of the devices, which is fundamentally different from those experienced in bulk devices.

Here, we present the first study of the role of immobile charges on the electrical transport properties of atomically thin MoTe<sub>2</sub>. This TMDC is of particular interest since its direct bandgap of 1 eV<sup>[26,27]</sup> matches the wavelength of maximal solar emission intensity, thus making it a prime candidate for solar energy converters. MoTe<sub>2</sub> is intrinsically p-doped, but can exhibit ambipolar behavior,<sup>[26,28]</sup> mobility in the range of  $10^{-30}$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>,<sup>[26,29]</sup> and on–off ratios of up to  $10^{6}$ .<sup>[29]</sup> A stringent quantitative analysis demonstrates that the role of trapped charges in the operation of MoTe<sub>2</sub>-based electronic components is a change in the threshold voltage of the field-effect transistor (FET), effectively modulating the resistivity of the entire channel. By repeating the charge capture and emission cycles in different drain biases we are able to distinguish between two sources of transient behavior in MoTe<sub>2</sub> FETs. One transient is due to emission of charges from traps to the channel, and the other is due

www.advmat.de



**Figure 1.** a) A 3D model of the 2H-MoTe<sub>2</sub> crystal structure, with a single layer of the trigonal prismatic stack. b) Schematics of the device architecture and measurement setup. c) Atomic force microscopy image of a typical device, showing the source and drain symmetric electrodes and the  $MoTe_2$  flake (outlined in dashed white line). The inset shows a scan profile (taken along the yellow line) from the substrate to the flake.

to time-dependent capacitive gating of the channel that produces a transient in the effective threshold voltage. Finally, we present a complete analytical model to support our observations. Our findings are applicable to the entire class of atomically thinbased devices and provide a thorough understanding of charge traps and carrier dynamics which is needed to facilitate the intelligent design of fast and highly efficient optoelectronic devices.

Few-layered MoTe<sub>2</sub> flakes were obtained by mechanical exfoliation of 2H-MoTe2 bulk crystal (HQ graphene) onto highly doped silicon substrates, covered with 290 nm of high-quality thermally grown SiO2. The silicon substrate was used as a global back gate electrode, with the oxide layer acting as a gate dielectric. Standard electron beam lithography procedure was used to pattern electrodes and electrical leads. The contacts were then immediately metalized with 5 nm of Ti adhesion layer, and 50 nm of Au, using an electron beam evaporation system, working at very low pressure ( $\approx 10^{-8}$  mbar) and at long working distance, to achieve high uniformity in the deposition. The devices were then annealed in dry Ar/H<sub>2</sub> environment at ambient pressure for 2 h at 200 °C. Figure 1b shows a schematic representation, not to scale, of the device and the circuit details. Atomic force microscopy measurements (Figure 1c) and optical contrast (not shown here) of the flakes confirm that the surface of MoTe<sub>2</sub> is not visibly contaminated and that the studied flakes consist of four layers.

Low-noise electrical measurements were performed in a homebuilt Faraday cage in the dark and in ambient conditions on more than five different devices, all showing a similar behavior. The drain electrode was biased using a low-noise voltage source and the source electrode was kept grounded throughout the experiment. The current flowing through the source electrode was measured using a current preamplifier. An independent voltage source-meter was used to apply a bias to the gate electrode while measuring the leakage current. The response time of the system was found to be limited only by the minimal rise time of the preamplifier, which is <5  $\mu$ s (see the Supporting Information).

The electronic behavior of multiple devices was characterized by measuring their drain current versus voltage response  $(I_{ds}-V_{ds})$  and drain current versus gate voltage transfer  $(I_{ds}-V_{gs})$ characteristics. Figure 2a shows the response curve of a typical MoTe<sub>2</sub> transistor. The curve exhibits a slight asymmetry with higher resistivity for negative applied drain bias, indicating that the metal-semiconductor contacts form a small Schottky barrier for holes. The origin of this asymmetry about  $V_{ds} = 0$  V is in the different electrostatic potential seen by the source and drain electrodes. In the experiment the potential barrier at the MoTe<sub>2</sub>/source electrode interface is kept constant, as it is pinned by the gate. On the other hand, the biased drain barrier decreases (increases) in height with positive (negative) drain bias.<sup>[30]</sup> Despite the low Schottky barrier, both the linear and the log-scale of the response curve (inset in Figure 2a) show that the device is not rectifying and is, in fact, largely Ohmic in higher  $V_{ds}$  values (see the Supporting Information).

www.advancedsciencenews.com

The device transfer characteristics are shown in Figure 2b, taken at  $V_{ds} = 1$  V. The curve matches the expected behavior of an enhancement-mode p-channel transistor, showing an increase in drain current as the gate bias grows more negative beyond the threshold voltage  $(V_{\rm th})$ . From the transfer curve, we can estimate the device mobility,  $\mu_{p}$ , and subthreshold swing, SS. Using  $\mu_{\rm p} = L(dI_{\rm ds}/dV_{\rm gs})/(WC_{\rm ox}V_{\rm ds})$  in the linear regime of the curve, where  $L = 1 \ \mu m$  and  $W = 3 \ \mu m$  are the device length and width, respectively, and  $C_{\rm ox} = \varepsilon_0 \varepsilon_{\rm r}/d = 115 \ \mu {\rm F} \ {\rm m}^{-2}$  is the gate dielectric capacitance, with  $\varepsilon_0$  the vacuum permittivity, and  $\varepsilon_r$  the oxide relative permittivity, we find that the mobility is between 0.12 on the forward sweep and 0.14  $\mbox{cm}^2$   $\mbox{V}^{-1}$   $\mbox{s}^{-1}$ on the back sweep. From the subthreshold part of the curve, we estimate a subthreshold swing value of 4 V dec<sup>-1</sup> using SS =  $(dlog_{10}I_d/dV_g)^{-1}$ . The low value of the mobility and the high value of the swing are indicative of the presence of midgap trap states.<sup>[14]</sup> In line with these findings, the gate sweep measurements also show a hysteretic behavior resulting in a shift in V<sub>th</sub> between the forward and backward sweeps, which changes

www.advmat.de





**Figure 2.** Panel (a) shows the response  $(I_{ds}-V_{ds})$  curve of a typical field-effect transistor, taken with zero gate bias ( $V_{gs} = 0$ ). The inset shows the same curve in a semi-logarithmic scale. Panel (b) shows the transfer ( $I_{ds}-V_{gs}$ ) curve of the same device taken with 1 V source drain bias ( $V_{ds}$ ) shown in a linear (solid black) and semi-logarithmic (solid red) scale. The dashed red lines are a linear extrapolation of the linear part of the curve, showing a change of 4 V in threshold voltage. The dashed black lines indicate the change in the position of the charge neutrality point. The arrows indicate the back gate sweep direction. Panels (c) and (d) show schematic energy band diagrams for the emission (c) and capture process (d) when the channel is in the "off state" and "on state", respectively.  $E_{c}$ ,  $E_{V}$ ,  $E_{F}$ ,  $E_{T1}$ , and  $E_{T2}$  are the conduction-band minimum, the valance-band maximum, the Fermi energy, the shallow midgap state, and deep midgap state energy, respectively.

the threshold voltage by about  $\Delta V_{\rm th} = -4$  V and the charge neutrality point by about -6 V, see Figure 2b.

To understand the physical origin of the observed changes in threshold voltage, we use the well-known equation that describes  $V_{\rm th}$  in field-effect transistors:

$$V_{\rm th} = \phi_{\rm MS} - \frac{Q_{\rm i}}{C_{\rm ox}} - \frac{Q_{\rm T}}{C_{\rm ox}} - \Delta E_{\rm F}$$
(1)

where  $\phi_{\rm MS}$  is the difference between the metal and semiconductor work functions when all the terminals are grounded,  $C_{\rm ox}$ is the gate dielectric capacitance,  $Q_{\rm i}$  is the static charge density within the dielectric,  $Q_{\rm T}$  is the trapped charge density at the interface between the dielectric and the conductive channel, and  $\Delta E_{\rm F}$  is the shift in the Fermi energy, required to turn the transistor on. From Equation (1), it is clear that the only parameter that can change during the back gate sweep is the population of midgap traps,  $Q_{\rm T}$ , indicating that positive charges (holes) are immobilized during the sweep. The process of charge trapping is illustrated in the energy band diagrams of Figure 2c,d using two "donor-type" midgap states. In the "off state", where the Fermi level is above the trap levels ( $E_{\rm T1}$  and  $E_{\rm T2}$ ) the traps are occupied by an electron and are neutral. In the "on state", the traps are void of electrons (occupied by a hole) and are positively charged.

A priori, the observed hysteresis can be due to charge trapping in the metal–semiconductor interface, i.e., localized at the contacts region, or at the entire surface area of the channel, i.e., at the semiconductor-dielectric and semiconductor-ambient interface. However, the changes in the transfer curve strongly suggest that most of the charge trapping occurs throughout the entire area of the conductive channel, rather than at the metalsemiconductor interface. The noticeable shift in the charge neutrality point with respect to the gate bias (minimal conductivity in the log-scale, red curve) in Figure 2b, is indicative of a change in effective doping of the channel due to the space charge region generated by the immobilized charges. In contrast, a change in the degree of Fermi-level pinning at the contacts would have manifested primarily in changes in the linear slope of the logarithmic curve (the subthreshold slope) and by changes in the width of the neutrality point. Assuming that the trapped charges are distributed in the channel, an assumption that is further validated by the analysis of the threshold transients, we can estimate that the difference in trapped charge density between the forward and back sweep is about  $4.3 \times 10^{11} \text{ cm}^{-2}$ , using  $\Delta Q_{\rm T} = VC_{\rm ox}$ .

To gain insight on the dynamics of the charge traps, their effect on the transfer currents and their role in producing hysteretic cycles, we have monitored the transport characteristics while pulsing the gate electrode from "open" (more negative) to a "close" (more positive) value. The drain current was recorded over long periods of time (60–90 min) while the gate was repeatedly pulsed between  $V_{\rm gs} = -10$  V to open the channel and





Figure 3. a) Gate pulse cycles. The "On" and "Off" segments are highlighted. On the top, the applied gate voltage during each segment. On the bottom panel: The drain current during the capture (on red background) and emission (on white background) segments. b) An emission segment, recorded at  $V_{rs} = 0$  V and  $V_{rs} = 1$  V, averaged over four cycles. The black circles are the measured data and the red curve is the fit to a double-exponential rise equation. c) Emission segments, recorded at  $V_{gs} = 0$  V and varying  $V_{ds}$  values, from 0.2 to 1.0 V in 0.2 V intervals. The circles are the measured data and the solid curves are the double-exponential fits. d) The pre-exponential coefficients for the short emission coefficient,  $A_1$  (top panel) and long emission coefficient, A2. The red line represents the best linear fit. Inset: An equivalent circuit diagram of the transient threshold model proposed here.

 $V_{gs} = 0$  V to close it (top panel in **Figure 3**a). As the pulse on gate drives the channel from a close to an open state, a sudden rise of the current in the channel is measured followed by a fast decay. When the gate is pulsed back to the closed state, the current drops down and then slowly begins to recover. The decay in current in the open state is due to the capturing of holes in midgap traps that shifts the threshold voltage to a more negative value (red arrows in Figure 2d), effectively closing the channel. On the other hand, the recovery in the off state is due to the holes that are emitted from the traps (blue arrow in Figure 2c) shifting  $V_{\rm th}$  to a less negative value. While the capture process is spontaneous and fast, the emission mechanism is thermally activated and, therefore, significantly slower than the capture rates.

The vast majority of models used to quantify the timedependent behavior of charge emission from midgap traps are based on Schottky or asymmetric diode structures.<sup>[31,32]</sup> These models accurately describe the currents, and the resulting transient changes in capacitance, that are associated solely with the emission of charges from traps back into the circuit. However, transient changes in threshold voltage should affect the measured current in a completely different way, which has not yet been studied though it plays a pivotal role for the development of fast optoelectronic applications.

www.advancedsciencenews.com

To elucidate the fundamental difference in transient behaviors, we must first describe the main aspects of the conventional semiconductor model for current transients. When the emission of charges from depletion regions takes place, the current has a constant (saturation) component, which is a function of the applied bias, and a transient component which is the emission current:

$$I(t) = I_0 + \frac{qN_{\rm T}A}{\tau} e^{-t/\tau}$$
(2)

 $I_0$  is the saturation current, q is the elementary charge, and A is the surface area of the device contact. Within this model, the time dependence of the transient current is a function of the density of trapped charges ( $N_{\rm T}$ ) and the decay coefficient  $\tau$ which is a function of the energetic position of the trap with

ADVANCED SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com

respect to the valance band (see the Supporting Information). However, in atomically thin  $MoTe_2$  FET, the high sensitivity of the conducting channel to its surrounding media means that the charge carrier dynamics can lead to significant shifts in threshold voltage and charge neutrality point, effectively changing the resistance of the entire channel. Hence, an inclusive model in which the resistivity changes with time is needed. To this end, we use the well-known expression that describes the linear regime of the transfer curve, where the current is determined by:<sup>[33]</sup>

$$I_{\rm d}\left(t\right) = \frac{W\mu_{\rm p}C_{\rm ox}}{L} \left(V_{\rm th}\left(t\right) - V_{\rm g}\right)V_{\rm d} \tag{3}$$

where W and L are the channel width and length, respectively, and  $\mu_p$  is the hole mobility. Since in atomically thin FETs, the only time-dependent component of the threshold voltage (Equation (1)) is the density of trapped charges we can write  $dV_{th}(t)/dt = -(q/C_{ox})(dp_T(t)/dt)$  where  $p_T = Q_T/q$  is the density of occupied traps. To obtain a full description of the threshold voltage transient,  $V_{th}(t)$ , we assume that the density of free carriers, p, directly correlates to the equilibrium density  $p_0$ , by  $p = p_0 - p_T$ , i.e., that there is no net injection of charges through the contacts. We further use the well-known result of the Shockley–Reed–Hall derivation to write the time-dependent density of occupied traps as  $p_T = N_T e^{-\frac{1}{r}t}$ . The transient of the threshold voltage then becomes:

$$V_{\rm th}(t) = V_{\rm th,sat} - \frac{qN_{\rm T}e^{-t_{\rm T}^{\prime}}}{C_{\rm ox}}$$
(4)

where all the time-independent quantities have been grouped in  $V_{\text{th,sat}}$  for convenience. With the expression for  $V_{\text{th}}(t)$  from Equation (4), the expression for the transient current is readily obtained:

$$I_{\rm d}(t) = I_{\rm d,sat} - \frac{q W \mu_{\rm p} N_{\rm T} V_{\rm d}}{L} e^{-t/\tau}$$
<sup>(5)</sup>

The expression in Equation (5) has one striking difference from the conventional expression for current transient (Equation (2)), it is linear with drain bias. Qualitatively, this is a simple manifestation of Ohm's law: as the resistance of the conductive channel changes with time, the current responds linearly, proportional to the applied bias.

In the emission segments of the gate-pulse experiment, we find that a significant increase in currents occur on a very short time scales, while a further, slower increase is easily discernible in longer time scales. This behavior cannot be satisfied by a single exponential fit but is in excellent agreement with a double exponential rise equation in the form  $I(t) = I_0 + A_1 e^{-t/\tau_1} + A_2 e^{-t/\tau_2}$  (red line in Figure 3a) suggesting that there are two types of traps,<sup>[25]</sup> a shallow trap and a deeper one, corresponding to emission coefficients  $\tau_1 \approx 250$  s and  $\tau_2 \approx 2900$  s. Figure 3b shows the recovery currents, measured by pulsing the gate between -10 and 0 V at drain bias values ranging from 0.2 to 1 V. The curves are then fitted with a double exponential rise curve, without any assumption on the form of the pre-exponential factors,  $A_1$  and  $A_2$ , while maintaining the emission constants within reasonable boundaries.

To distinguish between the different contributions to the transient current, the pre-exponential factors of the shallow and deep traps are plotted in Figure 3d on the top and bottom panel, respectively. Within the measurement error, it is clear that the pre-exponential factor of the transient current that is due to emission from the shallow traps is constant, and independent of the drain bias. This suggests that the measured signal is, indeed, the emission current from the traps. For the deep traps, the pre-exponential factors are found to have a linear dependence on  $V_{ds}$ . This is expected for deep traps that are uniformly distributed about the conductive channel and are not simply concentrated at the metal-semiconductor interface, and is consistent with the analysis of the hysteresis of the gate bias measurements. Comparing the two panels in Figure 3d reveals two striking features in the transient mechanism. First, the two orders of magnitude difference in the pre-exponential coefficients shows that the threshold transient is the significant factor, governing the transistor response over time. Second, the change in the trap population  $(\Delta N_{\rm T} = L(dA_2/dV_d)/(qW\mu_p) \approx 10^9 \text{ cm}^{-2})$  is a small fraction of the overall estimated density of 10<sup>12</sup> states per cm<sup>2</sup>,<sup>[34]</sup> corresponding to the small dynamic window of operation used here. This emphasizes the significant role that the threshold voltage transients play in the behavior of atomically thin MoTe<sub>2</sub> transistors.

The presented model of the threshold voltage transients is general, since it does not take into account features which are specific to MoTe<sub>2</sub>. For example, similar studies conducted on WS<sub>2</sub> grown by chemical vapor deposition also show a biexponential decay of the transient current which is fully captured by our model (see the Supporting Information). Most importantly, this model is independent of the spatial location of trapped charge states (e.g., semiconductor-substrate or semiconductorambient interface) and it is universally valid for semiconductor channels thickness that are significantly smaller than the Debye screening length, a condition easily met in emerging atomically thin materials. Our proposed model of threshold voltage transients can be further expanded and included in well-established methodology of charge trap spectroscopy, whether probed by temperature scans<sup>[35]</sup> or by optical means.<sup>[36]</sup> However, the added simplicity of our methodology means that it can be applied to a variety of materials and substrates, including those that are photoactive, or temperature sensitive.

Finally, we calculate the overall resistance of the device and find that the transient resistance operates in parallel to the saturation resistance:

$$\left(\frac{\mathrm{d}I_{\mathrm{d}}\left(t\right)}{\mathrm{d}V_{\mathrm{d}}}\right) = \left(\frac{\mathrm{d}I_{\mathrm{d,sat}}\left(t\right)}{\mathrm{d}V_{\mathrm{d}}}\right) - \frac{qW\mu_{\mathrm{p}}N_{\mathrm{T}}}{L}e^{-t/\tau}$$
(6)

or  $R^{-1} = R_{sat}^{-1} + R_{trans}^{-1}$  which is a strong indication to the fact that both factors indeed stem from the channel itself. We note that the addition of series resistance to the circuit, such as contact resistance, does not affect the time-dependent characteristics of the model, as is discussed in detail in the Supporting Information.

In conclusion, we have demonstrated a new approach to the analysis of charge trapping and transient response of TMDCbased FETs, which paves the way to a better understanding of



# **MATERIA**

www.advmat.d

the role of midgap states in the operation novel devices. Using a simple two terminal model system, we were able to distinguish between currents associated with the emission of trapped charges into the circuit and currents that evolve in time due to the changes in effective threshold voltage across the channel. The mechanism of threshold voltage transients which we study and model is not limited to MoTe<sub>2</sub> but it is valid to any device based on atomically thin materials. Indeed, as long as the channel depth is much smaller than the Debye screening length, the threshold voltage will be strongly modulated by the formation of space charge regions at both the semiconductor-dielectric and semiconductor-ambient interfaces. Our model, which describes the basic physics that govern the hysteretic characteristics of atomically thin FETs, is instrumental for the design of defect-based devices, such as photodetectors and memory devices, as well as provides a new methodology to study the nature of these defects.

### **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

### Acknowledgements

I.A. acknowledges financial support from the European Commission Marie Curie Individual Fellowships (Grant no. 701704). S.R. and M.F.C. acknowledge financial support from EPSRC (Grant nos. EP/J000396/1, EP/K017160/1, EP/K010050/1, EP/G036101/1, EP/M001024/1, and EP/ M002438/1), from Royal Society international Exchanges Scheme 2016/ R1 and from the Leverhulme Trust (Grant title "Quantum Drums" and "Room temperature quantum electronics"). N.J.T. and S.R. acknowledge DSTL grant scheme Sensing and Navigation using quantum 2.0 technologies. C.M. acknowledges the award of a Royal Society University Research Fellowship by the UK Royal Society, and the EPSRC-Royal Society Fellowship Engagement Grant EP/L003481/1.

> Received: October 17, 2016 Revised: February 6, 2017 Published online: March 15, 2017

- [1] A. Splendiani, L. Sun, Y. Zhang, T. Li, J. Kim, C.-Y. Chim, G. Galli, F. Wang, *Nano Lett.* 2010, 10, 1271.
- [2] Q. H. Wang, K. Kalantar-Zadeh, A. Kis, J. N. Coleman, M. S. Strano, Nat. Nanotechnol. 2012, 7, 699.
- [3] H. Chen, H. Liu, Z. Zhang, K. Hu, X. Fang, Adv. Mater. 2016, 28, 403.
- [4] F. Xia, H. Wang, D. Xiao, M. Dubey, A. Ramasubramaniam, Nat. Photonics 2014, 8, 899.
- [5] Q. Tang, Z. Zhou, Prog. Mater. Sci. 2013, 58, 1244.
- [6] G. Fiori, F. Bonaccorso, G. lannaccone, T. Palacios, D. Neumaier, A. Seabaugh, S. K. Banerjee, L. Colombo, *Nat. Nanotechnol.* 2014, 9, 768.



- [7] R. Lv, J. A. Robinson, R. E. Schaak, D. Sun, Y. Sun, T. E. Mallouk, M. Terrones, Acc. Chem. Res. 2014, 48, 56.
- [8] K. F. Mak, C. Lee, J. Hone, J. Shan, T. F. Heinz, Phys. Rev. Lett. 2010, 105, 136805.
- [9] S. Das, R. Gulotty, A. V. Sumant, A. Roelofs, Nano Lett. 2014, 14, 2861.
- [10] D. Jariwala, V. K. Sangwan, L. J. Lauhon, T. J. Marks, M. C. Hersam, ACS Nano 2014, 8, 1102.
- [11] S. Das, M. Dubey, A. Roelofs, Appl. Phys. Lett. 2014, 105, 083511.
- [12] D. Akinwande, N. Petrone, J. Hone, Nat. Commun. 2014, 5, 5678.
- [13] H. Wang, H. Feng, J. Li, Small 2014, 10, 2165.
- [14] M. M. Furchi, D. K. Polyushkin, A. Pospischil, T. Mueller, Nano Lett. 2014, 14, 6165.
- [15] H. S. Lee, S.-W. Min, M. K. Park, Y. T. Lee, P. J. Jeon, J. H. Kim, S. Ryu, S. Im, Small 2012, 8, 3111.
- [16] A. Allain, J. Kang, K. Banerjee, A. Kis, Nat. Mater. 2015, 14, 1195.
- [17] J. Pu, K. Funahashi, C.-H. Chen, M.-Y. Li, L.-J. Li, T. Takenobu, Adv. Mater. 2016, 28, 4111.
- [18] I.-T. Cho, J. I. Kim, Y. Hong, J. Roh, H. Shin, G. W. Baek, C. Lee, B. H. Hong, S. H. Jin, J.-H. Lee, *Appl. Phys. Lett.* **2015**, *106*, 023504.
- [19] I.-T. Cho, W.-M. Kang, J. Roh, C. Lee, S. H. Jin, J.-H. Lee, in 2015 IEEE 22nd Int. Symp. on the Physical and Failure Analysis of Integrated Circuits, IEEE, Piscataway, NJ, USA, 2015, pp. 480–483.
- [20] G.-H. Lee, Y.-J. Yu, X. Cui, N. Petrone, C.-H. Lee, M. S. Choi, D.-Y. Lee, C. Lee, W. J. Yoo, K. Watanabe, T. Taniguchi, C. Nuckolls, P. Kim, J. Hone, ACS Nano 2013, 7, 7931.
- [21] D. Kufer, G. Konstantatos, Nano Lett. 2015, 15, 7307.
- [22] D. Jariwala, V. K. Sangwan, D. J. Late, J. E. Johns, V. P. Dravid, T. J. Marks, L. J. Lauhon, M. C. Hersam, *Appl. Phys. Lett.* **2013**, *102*, 173107.
- [23] V. K. Sangwan, H. N. Arnold, D. Jariwala, T. J. Marks, L. J. Lauhon, M. C. Hersam, *Nano Lett.* **2013**, *13*, 4351.
- [24] Y. Park, H. W. Baac, J. Heo, G. Yoo, Appl. Phys. Lett. 2016, 108, 083102.
- [25] D. J. Late, B. Liu, H. R. Matte, V. P. Dravid, C. Rao, ACS Nano 2012, 6, 5635.
- [26] I. G. Lezama, A. Ubaldini, M. Longobardi, E. Giannini, C. Renner, A. B. Kuzmenko, A. F. Morpurgo, 2D Mater. 2014, 1, 021002.
- [27] I. G. Lezama, A. Arora, A. Ubaldini, C. Barreteau, E. Giannini, M. Potemski, A. F. Morpurgo, *Nano Lett.* **2015**, *15*, 2336.
- [28] H. Xu, S. Fathipour, E. W. Kinder, A. C. Seabaugh, S. K. Fullerton-Shirey, ACS Nano 2015, 9, 4900.
- [29] N. R. Pradhan, D. Rhodes, S. Feng, Y. Xin, S. Memaran, B.-H. Moon, H. Terrones, M. Terrones, L. Balicas, ACS Nano 2014, 8, 5911.
- [30] H. Tian, Z. Tan, C. Wu, X. Wang, M. A. Mohammad, D. Xie, Y. Yang, J. Wang, L.-J. Li, J. Xu, T.-L. Ren, *Sci. Rep.* **2014**, *4*, 5951.
- [31] D. Lang, J. Appl. Phys. 1974, 45, 3023.
- [32] J. Borsuk, R. Swanson, IEEE Trans. Electron Devices 1980, 27, 2217.
- [33] S. M. Sze, K. K. Ng, Physics of Semiconductor Devices, John Wiley & Sons, Hoboken, NJ, USA, 2006.
- [34] Y.-F. Lin, Y. Xu, C.-Y. Lin, Y.-W. Suen, M. Yamamoto, S. Nakaharai, K. Ueno, K. Tsukagoshi, Adv. Mater. 2015, 27, 6612.
- [35] C. Chen, K. Abe, H. Kumomi, J. Kanicki, IEEE Trans. Electron Devices 2009, 56, 1177.
- [36] K. Lee, M. S. Oh, S.-J. Mun, K. H. Lee, T. W. Ha, J. H. Kim, S.-H. K. Park, C.-S. Hwang, B. H. Lee, M. M. Sung, S. Im, Adv. Mater. 2010, 22, 3260.