

### University of Pennsylvania ScholarlyCommons

Departmental Papers (MSE)

Department of Materials Science & Engineering

1-29-2013

# Demonstration and Modeling of Multi-Bit Resistance Random Access Memory

Xiang Yang University of Pennsylvania

Albert B. K. Chen University of Pennsylvania

Byung Joon Choi University of Pennsylvania

I-Wei Chen University of Pennsylvania, iweichen@seas.upenn.edu

Follow this and additional works at: http://repository.upenn.edu/mse\_papers Part of the <u>Materials Science and Engineering Commons</u>

#### **Recommended** Citation

Yang, X., Chen, A. B., Choi, B., & Chen, I. (2013). Demonstration and Modeling of Multi-Bit Resistance Random Access Memory. Retrieved from http://repository.upenn.edu/mse\_papers/225

Yang, X., Chen, A. B. K., Choi, B. J., Chen, I. (2013). Demonstration and modeling of multi-bit resistance random access memory. *Applied Physics Letters*, 102(4), 043502. doi: 10.1063/1.4790158

Copyright 2013 American Institute of Physics. This article may be downloaded for personal use only. Any other use requires prior permission of the author and the American Institute of Physics.

This paper is posted at ScholarlyCommons. http://repository.upenn.edu/mse\_papers/225 For more information, please contact libraryrepository@pobox.upenn.edu.

## Demonstration and Modeling of Multi-Bit Resistance Random Access Memory

#### Abstract

Although intermediates resistance states are common in resistance random access memory (RRAM), two-way switching among them has not been demonstrated. Using a nanometallic bipolar RRAM, we have illustrated a general scheme for writing/rewriting multi-bit memory using voltage pulses. Stability conditions for accessing intermediate states have also been determined in terms of a state distribution function and the weight of serial load resistance. A multi-bit memory is shown to realize considerable space saving at a modest decrease of switching speed.

#### Disciplines

Materials Science and Engineering

#### Comments

Yang, X., Chen, A. B. K., Choi, B. J., Chen, I. (2013). Demonstration and modeling of multi-bit resistance random access memory. *Applied Physics Letters*, 102(4), 043502. doi: 10.1063/1.4790158

Copyright 2013 American Institute of Physics. This article may be downloaded for personal use only. Any other use requires prior permission of the author and the American Institute of Physics.



#### Demonstration and modeling of multi-bit resistance random access memory

Xiang Yang, Albert B. K. Chen, Byung Joon Choi, and I-Wei Chen<sup>a)</sup>

Department of Materials Science and Engineering, University of Pennsylvania, Philadelphia, Pennsylvania 19104-6272, USA

(Received 16 December 2012; accepted 17 January 2013; published online 29 January 2013)

Although intermediates resistance states are common in resistance random access memory (RRAM), two-way switching among them has not been demonstrated. Using a nanometallic bipolar RRAM, we have illustrated a general scheme for writing/rewriting multi-bit memory using voltage pulses. Stability conditions for accessing intermediate states have also been determined in terms of a state distribution function and the weight of serial load resistance. A multi-bit memory is shown to realize considerable space saving at a modest decrease of switching speed. © 2013 American Institute of Physics. [http://dx.doi.org/10.1063/1.4790158]

Resistive random access memory (RRAM), which stores information through different resistance states, has potentially superior properties such as nano-second speed, >10 year retention, and >10<sup>7</sup> cycle endurance, along with good scalability (<100 nm).<sup>1</sup> RRAM can also exhibit >2 resistance states that may promise multi-bit storage.<sup>2–8</sup> In principle, if each single cell can display  $2^N$  distinguished states, then for the same storage capacity the required die area will scale with 1/N. Stated alternatively, for the same die area, each  $2^N$ -state layer of a 2D memory has the same storage capacity of N 2-state layers of a 3D memory. Obviously, this will greatly increase the storage density and/or reduce the integration complexity.

In the literature, multilevel states of RRAM are usually revealed by imposing a current compliance<sup>3,4</sup> or through voltage programming.<sup>2,7</sup> The fact that these approaches seem to be applicable to all types of RRAM, irrespective of their underlying switching/conduction mechanisms, suggests a common understanding of their existence and control may be possible. However, no such understanding has been provided to-date. Moreover, despite the relatively common observation of multilevel states, there has been no report of two-way switching between all the 2<sup>N</sup> states, which will be required in order for them to function properly as reprogrammable memory. Here we will demonstrate two-way switching for the N=2 case (4 multiple states: 00, 01, 10, 11); we will also employ a circuit model to explain multilevel switching.

We demonstrate these ideas using a recently developed nanometallic RRAM, which is a purely electronic, metalinsulator switching memory built on a hybrid amorphous structure with a distributed electronic energy profiles, thus naturally allowing multiple states.<sup>7–10</sup> Such RRAM exhibits several outstanding properties including excellent uniformity with small variations in switching voltages and resistance values, thus possibly providing highly reproducible multilevel states.<sup>10</sup> Although nanometallic RRAM can be implemented using a large variety of insulator:metal pairing, here we focus on Si<sub>3</sub>N<sub>4</sub>:Cr films (10 nm thick) with a Mo bottom electrode and a Pt top electrode (left inset in Figure 1(a)). The mixture film was co-sputtered on unheated Si substrates using separate Si<sub>3</sub>N<sub>4</sub> and Cr targets in a magnetron sputtering system. To provide the bottom electrode, a Mo film (10 nm thick) was first deposited to cover the entire Si/SiO<sub>2</sub> substrate using DC sputtering. A top Pt electrode (40 nm thick) was later RF-sputter deposited through a shadow mask, forming cells of parallel capacitor type (Pt/Si<sub>3</sub>N<sub>4</sub>:Cr/Mo) with a diameter of 100  $\mu$ m. The composition of the nanometallic films was determined to be 95% SiN<sub>4/3</sub>:5% Cr according to energy dispersive X-ray spectroscopy (EDX) with additional calibration by electron energy loss spectroscopy (EELS).

As-fabricated RRAM devices exhibit bipolar switching behavior as shown in the *I*-V curve in Figure 1(a) obtained using the following voltage sweep sequence: 0 V, to 3 V, to -2 V, and to 0 V. Here a positive bias means current flowing from top to bottom. Initially conducting, the device shows a linear *I*-V curve corresponding to a flat resistance in the *R*-V curve (right inset in Figure 1(a)). With an increasingly positive voltage, the device is sharply "turned off" at  $\sim 2$  V. Next, it stays at an insulating, high-resistance state (HRS) which exhibits a nonlinear *I*-V and *R*-V behavior. Under a negative voltage, the HRS passes through several intermediate states before eventually returning to the initial lowresistance state (LRS). From the shape of the *I*-V and *R*-V curves, it is obvious that there is easy access to the intermediate states from the HRS but not from the LRS. Similar



FIG. 1. (a) Characteristic *I-V* curve of nanometallic bipolar RRAM: On switching progresses in multiple steps, off switching displays one step. Left inset: schematic of device. Right inset: *R-V* curve. (b) Equivalent circuit of RRAM device. Cell resistor consists of high-resistance cross section ( $r_{\rm H}$  per area, area fraction 1-*F*) and low-resistance cross section ( $r_{\rm L}$  per area, area fraction *F*). (c) Schematic  $F(V_{\rm c})$  and  $dF/dV_{\rm c}$  depicting on-switching and off-switching.

0003-6951/2013/102(4)/043502/4/\$30.00

<sup>&</sup>lt;sup>a)</sup>Electronic mail: iweichen@seas.upenn.edu.

problems (with similar *I-V* and *R-V* curves) often exist for other types of RRAM according to the literature.<sup>11–13</sup>

As described in our previous work, I-V/R-V curves of the above kind can be very satisfactorily and quantitatively modeled by treating the device as a series connection of a load resistance  $R_1$  and a cell resistance  $R_c$  (Figure 1(b)). The reader is referred to Ref. 7 for the experimental procedure for determining  $R_1$ . Here,  $R_1$  is the sum of all the non-film resistances in the device (electrodes, interface, line, and compliance resistance), whereas  $R_c$  is the resistance of the film, which has a low-resistance cross section (area fraction = F, with a constant resistance =  $r_{\rm L}$  per area) and a high-resistance cross section (area fraction = 1-F, with a non-linear resistance =  $r_{\rm H}$  per area). As shown in Figure 1(c), on-switching corresponds to the transition from the initial F = 0 state to various larger F (intermediate) states at increasing  $|V_c|$ , around a characteristic  $|V_{c} - *|$ . During such transition, the cell resistance  $R_c$  decreases, which causes  $|V_c|$ on the cell to decrease and the voltage on  $R_1$  to increase. Therefore, to compensate for the drop in  $|V_c|$ , the partially switched device will need more external (negative) voltage before continuation of on-switching. This negative feedback during on-switching ensures a gradual I-V/R-V curve with many (indeed, infinite) intermediate states. Conversely, offswitching corresponds to the transition from the initial F = 1state to a lower-F state when  $V_c$  rises past a characteristic  $V_{c+}^*$ . But since any decrease in F leads to an increase in  $R_c$ , hence a higher  $V_{\rm c}$ , there is a positive feedback: it results in a self-propelling transition to HRS, a transition that is completed as soon as it is started.

Because asymmetric feedback, which is rooted in  $R_1$ , is the reason why intermediate states are not accessible during off-switching, tuning the  $R_c/R_1$  ratio should provide a means to adjust feedback to allow access. This idea was verified in our simulation (expressions and procedures for simulation are provided in Ref. 8, Methods). Figure 2(a) shows simulated R-V curves for a cell with a log-normally distributed  $dF/dV_c$  ( $V_{c+}^* \sim 1.05$  V at F = 0.5,  $\Delta V_{c+}^* = \pm 0.23$  V at F = 0.1 and 0.9, respectively). When simulation is run with an applied voltage increasing at 0.1 V increment, for a device starting at 0 V with a very low resistance (small  $R_c/R_1$ ) corresponding to a large initial F, the off-switching is sharp and



FIG. 2. Simulated *R-V* curves for off-switching using parallel circuit model in Figure 1(b). (a) *R-V* curves starting from different LRS, showing one step switching (*F* = 0.9 and 0.5) and multi-step switching (*F* = 0.2 and 0.05). (b) *R-V* curves for off-switching from one resistance state (*F* = 0.05) to four other resistance states (*F* = 1%, 0.07%, 0.005%, 0%) by using different off-switching voltage. Simulation parameters:  $V_{c+}^*(V) = 1.05$  (at *F* = 0.5),  $\Delta V_{c+}^*(V) = \pm 0.23$  (+ at *F* = 0.1, - at *F* = 0.9),  $R_1(\Omega) = 300$ ,  $r_L(\Omega) = 250$ ,  $r_H(\Omega) = \exp(17.05 - 5.45 \times |V| + 1.56 \times |V|^2 - 0.25 \times |V|^3 + 0.0193 \times |V|^4 - 0.0005913 \times |V|^5$ ), where *V* is voltage in volt.

completed in one voltage increment (see F = 0.9 and 0.5 in Figure 2(a)). This is the case of large positive feedback: during the one-step transition, the voltage spent on the film rises from  $\sim V_{c+}^*$  to  $\sim V$ , the latter well exceeding  $V_{c+}^* + \Delta V_{c+}^*$ , even though the applied voltage V merely increases by 0.1 V. After the transition, the final state already has F = 0 (HRS). On the other hand, if the device starts from a higher resistance (a smaller initial F, a larger  $R_c/R_1$ ), then the required off-switching voltage is lower (see F = 0.2 and 0.05 in Figure 2(a)) because the cell now shares a higher fraction of the applied voltage. Meanwhile, intermediate states begin to appear on the switching curve. This corresponds to the case of limited feedback: even though  $V_c$  also rises from  $\sim V_{c+}^*$ to approach V in one voltage increment, it has not exceeded  $V_{c+}^* + \Delta V_{c+}^*$ , thus not triggered avalanche switching.

The simulation also predicted the "unloading" R-V/I-V curves of the intermediate states (Figure 2(b)). For a device with an initial F = 0.05, three intermediate states of F = 1%, 0.07%, and 0.005% are obtained after three successive V increments. Decreasing the applied voltage afterwards causes "unloading" of  $V_c$ , so these F values for the intermediate states remain unchanged. However, because  $r_H$  is non-linear, the "unloading" R-V curve is also non-linear, the more so the smaller F (Figure 2(b)). At V = 0, these intermediate states have distinctly different resistance values well separated from each other and from HRS (F = 0) and the nominal LRS (F = 0.05). If these memory states can be realized in practice, they should be rather easy to distinguish and to read.



FIG. 3. (a) Schematic *R-V* curves of two-way switching in 2-bit memory between any two resistance states from 0 to 3 (resistance at 0 V in red). Inset: pulse trains of switching voltage. (b) Experimental *R-V* curves verifying (a). Memory cells constructed using nanometallic  $Mo/Si_3N_4$ :Cr/Pt film.

For these states we next illustrate a scheme for two-way switching. Here we use a 2-bit (N=2) memory, having four states that are ranked as 0–3 by their increasing resistance (note that this is different from the standard notation of calling the LRS the "1" state). The schematic switching R-Vcurves and triggering voltage-pulse trains are shown in Figure 3. Most (9 out of 12) switches are straightforward requiring only a one-step pulse. However, to access intermediate states (state 1 and 2) from the LRS (state 0), a multi-step pulse with a small negative voltage step is required to raise the cell resistance to limit off-switching avalanche. This is the case of  $0 \rightarrow 2$  and  $0 \rightarrow 1$ , in which a detour *via* state 3 is made before applying the negative voltage step. For  $3 \rightarrow 2$ switching, a two-step pulse is illustrated in Figure 3(a), but a one-step pulse for direct transition is also feasible if the device is under a compliance control that prevents  $3 \rightarrow 1$  transition. The above scheme has been experimentally verified in nanometallic RRAM (its data provided in Figure 3(b)).

Next, we employ voltage pulses (single pulse width: 100 ns) to implement the above scheme at a realistic write/ rewrite speed. The blue curve in Figure 4(a) shows that the initial state 0 holds its resistance until  $V_{\text{pulse}} > 1.8 \text{ V}$  and then transitions to state 3. On the other hand, if the device starts from state 1, a 1 V pulse will transition it to state 2 (shown as the green curve), while a 2 V pulse will switch it to state 3. On a negative pulse, the state 3 can be reset back to either state 1 (with a -1 V pulse) or state 0 (with a -2 V pulse). These transitions are the essential ones that ensure the success implementation of the scheme in Figure 3, but other switches had all been verified using one-step or multi-step pulses. These states were stable: they maintained their resistance values without roll off during retention tests lasting over  $10^{5}$  s. As shown in Figure 4(b), states 0, 1, and 3 can all hold constant resistance. State 2 does show some resistance scatter, which may indicate exchanges between similar intermediate resistance states when subject to small perturbations. However, the scatter is small and will not affect distinguishing state 2 from neighboring state 1 and 3.

The two-bit memory above should not suffer from long *RC* time or slow switching speed. Concerning the *RC* time, we refer to Figure 1(b) and envision a cell capacitance  $C_c$  in parallel to  $R_c$ . It is then trivial to show that the *RC* time of the device is  $R_l C_c (\frac{R_c}{R_c + R_l})$ , which is bounded by  $R_l C_c$  and essentially independent of the bit resistance. Typical values measured for our RRAM are  $R_l \sim 1 \text{ k}\Omega$  and  $C_c \sim 100 \text{ pF}$  for a 100  $\times 100 \,\mu\text{m}^2$  cell, which gives  $R_l C_c \sim 10^{-7}$  s. Since  $R_l$  in our



FIG. 4. (a) Resistance-pulse-voltage traces (pulse width = 100 ns) used to define four resistance states 0-3. After each voltage pulse, resistance is read at 0.2 V. (b) Resistance retention test (read at 0.2 V) for four states, each maintaining starting resistance over tested  $10^5 \text{ s}$  without roll-off.

device is mainly due to spreading resistance and is relatively area-independent but the capacitance scales linearly with the area, the projected  $R_1C_c$  is ~  $10^{-13}$  s for a  $100 \times 100$  nm<sup>2</sup> cell, which is more than satisfactory. Using the state-of-theart CMOS technology, for which the typical sheet resistance for metal conductor layers is  $0.05 \Omega/sq$ , we also estimate for a 10 Gbit storage unit ( $10^5 \times 10^5$ ) a line resistance of the order of  $0.05 \Omega/sq \times 10^5$  sq or 5 k $\Omega$ , which is 5 × the value for  $R_1$  above. Thus, the delay time (5× longer) is still extremely short for a  $100 \times 100$  nm<sup>2</sup> cell. In addition, since nanometallic films can easily exhibit intermediate states with  $R_{intermediate} \gg R_1$ ,  $R_1$  of the above type would not affect the readability/detectability of intermediate states.

Concerning the switching time, we refer to Figure 3(a) to compute an average for a 2-bit memory array, assuming all 4 states are equally populated and all 12 transitions are equally executed. Since 9 transitions need 1-step pulses, 2 transitions need 2-step pulses and 1 transition  $(0 \rightarrow 2)$  needs a 3-step pulse; the average switching time of this 2-bit-4-state memory is 1.33 times that of a 1-bit-2-state memory. Therefore, the tradeoff between a higher storage density  $(2\times)$  and a slower writing speed seems favorable.

We now return to the constitutive basis of multistate memory. Referring to Figure 1(c), we see that multiple state transition is the result of the gradual inter-conversion curve  $(F(V_{\rm c}))$  between  $r_{\rm H}$  and  $r_{\rm L}$  elements. In nanometallic memory, the  $r_{\rm L}$  state is the metallic state of a random conductor, and the  $r_{\rm H}$  state is the insulating state in which charge-filled negative-U centers have blocked electron passage in their vicinity. Trapping and detrapping are thus responsible for the  $r_L \leftrightarrow r_H$  conversion, which is voltage-driven governed by the energy landscape in the random material. Since the landscape in such material is inherently diverse, by nature this conversion must be energetically dispersive and can be triggered by a range of voltages as schematically illustrated in Figure 1(c). However, although a multitude of intermediate states naturally exist, they may be masked by voltage overload because of the positive feedback induced by the load resistance  $R_1$ . This can lead to a cell-voltage overshoot above the critical voltage  $\Delta V_{c+}^*$  and even beyond the energy dispersion  $(\Delta V_{c+}^{*})$ , which then creates a switching avalanche bypassing all intermediate states. The condition for this to occur can be obtained from the following simple analysis. (1) Because of voltage sharing, off-switching cannot be initiated until  $V = \frac{R_l + R_c}{R_c} V_{c+}^*$ . (2) Once initiated, with a positive feedback, the entire applied voltage is soon spent essentially on the cell, giving  $V_c \sim V$ . (3) If  $V_c > V_{c+}^* + \Delta V_{c+}^*$ , then overshoot will occur: transition will complete as soon as it is initiated. Combining (1)–(3), we obtain  $R_l/R_c > \Delta V_{c+}*/V_{c+}*$ as the criterion for switching avalanche. In Figure 2, which uses  $R_1 = 300 \Omega$  and  $\Delta V_{c+}*/V_{c+}* = 0.22$ , the condition separating sharp and continuous switching should be  $R_c = 1363$  $\Omega$ . Indeed, continuous switching in Figure 2(a) begins with F = 0.2, corresponding to  $R_c = 1250 \Omega$ .

As shown elsewhere for both bipolar and unipolar materials,<sup>7,8</sup> our circuit model can explain the switching I-V/R-Vbehavior of other RRAM irrespective of the underlying switching mechanisms. Multilevel states in other RRAM have been reported and are typically accessed by voltage programming or current compliance. Although it may seem reasonable to attempt more storage bits by expanding the resistance range (e.g., lowering the LRS by using a larger onswitching voltage) or increasing the current compliance through a larger  $R_1$ , the above analysis points to the shortcomings of these approaches: a large  $R_1/R_c$  is inherently unstable for off-switching, and a large  $R_1$  will increase the *RC* time. On the other hand, RRAM with a negligible  $R_1$  has some advantage: for example, in Figure 3 state 0 can directly switch to state 2 if no positive feedback is provided. Systems with a highly dispersive  $dF/dV_c$ , i.e., a large  $\Delta V_{c+}*/V_{c+}*$ , are obviously desirable from this perspective.

Finally, we address two practical issues in implementing the current scheme. The first issue/concern for multilevel RRAMs is about their large R contrast, which could cover several orders of magnitude making it difficult to differentiate different states without using a complicated sensing circuit. Such concern is particularly valid for conventional (filamentary or/and ionic) multilevel RRAM, in which it is very difficult to tune the resistance values by fine-tuning the device composition and/or configuration. However, this is not the case in nanometallic RRAM. Indeed, a competitive advantage of nanometallic RRAM over conventional RRAM is its ability to tune the resistance values through either thickness (HR resistance increasing with thickness following an exponential dependence) or metal concentration (HR resistance decreasing with concentration spanning several orders of magnitude).<sup>8–10</sup> Therefore, it is entirely feasible to adjust the HR resistance to "squeeze" all the resistance states into a certain range so that they are all readable by the standard sensing circuit. The other concern is the complexity demanded on the drive circuit to generate the multi-impulse pulse trains in Figure 3. However, the complexity level of our pulse trains is fundamentally the same as that used in writing multilevel NAND memory. Moreover, since only one drive circuit is needed for each memory array, the complexity will not increase with storage size and therefore not significantly affect the space/cost saving consideration for using multi-bit cells.

In conclusion, we have demonstrated and analyzed a stable 2-bit-4-state nanometallic memory which can be read, written, and rewritten using voltage pulses. Even with only 2 bits, such storage memory already enjoys an advantage  $(2\times)$ in space/area saving at a modest increase  $(1.33\times)$  of average programming time. These results are applicable to other RRAM systems, and further advances in developing multiple bits may accelerate the adoption of highly integrated RRAM in future generations of digital memory.

This research was supported by the US National Science Foundation (Grant Nos. DMR-11-04530, DMR-09-07523, and DMR-11-20901).

- <sup>1</sup>R. Waser, R. Dittmann, G. Staiko, and K. Szot, Adv. Mater. **21**, 2632 (2009).
- <sup>2</sup>M. Liu, Z. Abid, W. Wang, X. He, Q. Liu, and W. Guan, Appl. Phys. Lett. **94**, 233106 (2009).
- <sup>3</sup>U. Russo, D. Kamalanathan, D. Ielmini, A. L. Lacaita, and M. N. Kozicki, IEEE Trans. Electron Devices **56**, 1040 (2009).
- <sup>4</sup>Y. Wang, Q. Liu, S. Long, W. Wang, Q. Wang, M. Zhang, S. Zhang,
- Y. Li, Q. Zuo, J. Yang, and M. Liu, Nanotechnology 21, 045202 (2010).
- <sup>5</sup>C. Moreno, C. Munuera, S. Valencia, F. Kronast, X. Obradors, and C. Ocal, Nano Lett. **10**, 3828 (2010).
- <sup>6</sup>K. H. Kim, S. H. Jo, S. Gaba, and W. Lu, Appl. Phys. Lett. **96**, 053106 (2010).
- <sup>7</sup>A. B. K. Chen, B. J. Choi, X. Yang, and I. W. Chen, Adv. Funct. Mater. **22**, 546 (2012).
- <sup>8</sup>X. Yang and I. W. Chen, Sci. Rep. 2, 744 (2012).
- <sup>9</sup>A. B. K. Chen, S. G. Kim, Y. Wang, W.-S. Tung, and I. W. Chen, Nat. Nanotechnol. 6, 237 (2011).
- <sup>10</sup>B. J. Choi, A. B. K. Chen, X. Yang, and I. W. Chen, Adv. Mater. 23, 3847 (2011).
- <sup>11</sup>M. C. Chen, T. C. Chang, S. Y. Huang, S. C. Chen, C. W. Hu, C. T. Tsai, and S. M. Sze, Electrochem. Solid State Lett. **13**(6), H191 (2010)
- <sup>12</sup>S. L. Li, J. L. Gang, J. Li, H. F. Chu, and D. N. Zheng, J. Phys. D 41, 185409 (2008).
- <sup>13</sup>W. Shen, R. Dittmann, and R. Waser, J. Appl. Phys. 107, 094506 (2010).